# Onsemi

### **5 V ECL Voltage Controlled Oscillator Amplifier**

## MC100EL1648

#### Description

The MC100EL1648 is a voltage controlled oscillator amplifier that requires an external parallel tank circuit consisting of the inductor (L) and capacitor (C). A varactor diode may be incorporated into the tank circuit to provide a voltage variable input for the oscillator (VCO). This device may also be used in many other applications requiring a fixed frequency clock.

The MC100EL1648 is ideal in applications requiring a local oscillator, systems that include electronic test equipment, and digital high-speed telecommunications.

The MC100EL1648 is based on the VCO circuit topology of the MC1648. The MC100EL1648 uses advanced bipolar process technology which results in a design which can operate at an extended frequency range.

The ECL output circuitry of the MC100EL1648 is not a traditional open emitter output structure and instead has an on-chip termination emitter resistor,  $R_{\rm F}$ , with a nominal value of 510  $\Omega$ . This facilitates direct ac-coupling of the output signal into a transmission line. Because of this output configuration, an external pull-down resistor is not required to provide the output with a dc current path. This output is intended to drive one ECL load (3.0 pF). If the user needs to fanout the signal, an ECL buffer such as the EL16 (EL11, EL14) type Line Receiver/Driver should be used.

#### Features

- Typical Operating Frequency Up to 1100 MHz
- Low–Power 19 mA at 5.0 Vdc Power Supply
- PECL Mode Operating Range:  $V_{CC} = 4.2 \text{ V}$  to 5.5 V with  $V_{EE} = 0 \text{ V}$
- NECL Mode Operating Range:  $V_{CC} = 0 V$  with  $V_{EE} = -4.2 V$ to -5.5 V
- Input Capacitance = 6.0 pF (TYP)
- These are Pb-Free Devices

NOTE: The MC100EL1648 is NOT useable as a crystal oscillator.



Figure 1. Logic Diagram





TSSOP-8 DT SUFFIX CASE 948R-02



= Work Week

= Pb-Free Package

(Note: Microdot may be in either location)

\*For additional marking information, refer to Application Note AND8002/D.

#### **ORDERING INFORMATION**

See detailed ordering and shipping information in the package dimensions section on page 11 of this data sheet.

#### Table 1. PIN DESCRIPTION

| Pin No. | Symbol          | Description                  |
|---------|-----------------|------------------------------|
| 1       | TANK            | OSC Input Voltage            |
| 2, 3    | V <sub>CC</sub> | Positive Supply              |
| 4       | OUT             | ECL Output                   |
| 5       | AGC             | Automatic Gain Control Input |
| 6, 7    | V <sub>EE</sub> | Negative Output              |
| 8       | BIAS            | OSC Input Reference Voltage  |



Warning: All  $V_{CC}$  and  $V_{EE}$  pins must be externally connected to Power Supply to guarantee proper operation.

#### Figure 2. Pinout Assignments

#### Table 2. ATTRIBUTES

| Characteristic                                                                                                                                                              | Value                       |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|
| Input Pulldown Resistor Input Pullup Resistor otection an Body Model ine Model ged Device Model e Sensitivity, Indefinite Time Out of Drypack (Note 1)8 DP-8 ability Rating | N/A                         |
| Internal Input Pullup Resistor                                                                                                                                              | N/A                         |
| ESD Protection<br>Human Body Model<br>Machine Model<br>Charged Device Model                                                                                                 | > 1 kV<br>> 100 V<br>> 1 kV |
| Moisture Sensitivity, Indefinite Time Out of Drypack (Note 1)                                                                                                               | Pb-Free Pkg                 |
| SOIC-8<br>TSSOP-8                                                                                                                                                           | Level 1<br>Level 3          |
| Flammability Rating<br>Oxygen Index: 23 to 34                                                                                                                               | UL 94 V-0 @ 0.125 in        |
| Transistor Count                                                                                                                                                            | 11                          |
| Meets or Exceeds JEDEC Standard EIA/JESD78 IC Latchup Test                                                                                                                  |                             |

1. For additional Moisture Sensitivity information, refer to Application Note AND8003/D.

#### Table 3. MAXIMUM RATINGS

| Symbol               | Parameter                                          | Condition 1                                    | Condition 2                                                           | Rating            | Unit         |
|----------------------|----------------------------------------------------|------------------------------------------------|-----------------------------------------------------------------------|-------------------|--------------|
| V <sub>CC</sub>      | Power Supply PECL Mode                             | V <sub>EE</sub> = 0 V                          |                                                                       | 7 to 0            | V            |
| $V_{EE}$             | Power Supply NECL Mode                             | V <sub>CC</sub> = 0 V                          |                                                                       | –7 to 0           | V            |
| VI                   | PECL Mode Input Voltage<br>NECL Mode Input Voltage | V <sub>EE</sub> = 0 V<br>V <sub>CC</sub> = 0 V | $\begin{array}{l} V_{I} \leq V_{CC} \\ V_{I} \geq V_{EE} \end{array}$ | 6 to 0<br>-6 to 0 | V<br>V       |
| l <sub>out</sub>     | Output Current                                     | Continuous<br>Surge                            |                                                                       | 50<br>100         | MA<br>mA     |
| T <sub>A</sub>       | Operating Temperature Range                        |                                                |                                                                       | -40 to +85        | °C           |
| T <sub>stg</sub>     | Storage Temperature Range                          |                                                |                                                                       | -65 to +150       | °C           |
| $\theta_{JA}$        | Thermal Resistance (Junction-to-Ambient)           | 0 lfpm<br>500 lfpm                             | SOIC-8<br>SOIC-8                                                      | 190<br>130        | °C/W<br>°C/W |
| $\theta_{JC}$        | Thermal Resistance (Junction-to-Case)              | Standard Board                                 | SOIC-8                                                                | 41 to 44          | °C/W         |
| $\theta_{JA}$        | Thermal Resistance (Junction-to-Ambient)           | 0 lfpm<br>500 lfpm                             | TSSOP-8<br>TSSOP-8                                                    | 185<br>140        | °C/W<br>°C/W |
| $\theta_{\text{JC}}$ | Thermal Resistance (Junction-to-Case)              | Standard Board                                 | TSSOP-8                                                               | 41 to 44          | °C/W         |
| T <sub>sol</sub>     | Wave Solder                                        | <2 to 3 sec @ 260°C                            |                                                                       | 265               | °C           |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

Unit mΑ mV mV mV mV V V

mΑ

-5.0

| Table 4. P        | Table 4. PECL DC CHARACTERISTICS V <sub>CC</sub> = 5.0 V; V <sub>EE</sub> = 0.0 V +0.8 / -0.5 V (Note 2) |      |       |      |      |      |      |      |      |      |
|-------------------|----------------------------------------------------------------------------------------------------------|------|-------|------|------|------|------|------|------|------|
|                   |                                                                                                          |      | -40°C |      | 25°C |      |      | 85°C |      |      |
| Symbol            | Characteristic                                                                                           | Min  | Тур   | Max  | Min  | Тур  | Max  | Min  | Тур  | Max  |
| I <sub>EE</sub>   | Power Supply Current                                                                                     | 13   | 19    | 25   | 13   | 19   | 25   | 13   | 19   | 25   |
| V <sub>OH</sub>   | Output HIGH Voltage (Note 3)                                                                             | 3950 | 4170  | 4610 | 3950 | 4170 | 4610 | 3950 | 4170 | 4610 |
| V <sub>OL</sub>   | Output LOW Voltage (Note 3)                                                                              | 3040 | 3410  | 3600 | 3040 | 3410 | 3600 | 3040 | 3410 | 3600 |
| AGC               | Automatic Gain Control Input                                                                             | 1690 |       | 1980 | 1690 |      | 1980 | 1690 |      | 1980 |
| V <sub>BIAS</sub> | Bias Voltage (Note 4)                                                                                    | 1650 |       | 1800 | 1650 |      | 1800 | 1650 |      | 1800 |
| V <sub>IL</sub>   |                                                                                                          | 1.5  |       |      | 1.35 |      |      | 1.2  |      |      |
| VIH               |                                                                                                          |      |       | 2.0  |      |      | 1.85 |      |      | 1.7  |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm.

-5.0

-5.0

2. Output parameters vary 1:1 with  $V_{CC}$ .

Input Current

3. 1.0 M $\Omega$  impedance.

 $I_{L}$ 

4. This measurement guarantees the dc potential at the bias point for purposes of incorporating a varactor tuning diode at this point.

Table 5. NECL DC CHARACTERISTICS V<sub>CC</sub> = 0.0 V; V<sub>EE</sub> = -5.0 V +0.8 / -0.5 V (Note 5)

|                   |                              | -40°C |       | 25°C  |       | 85°C  |       |       |       |       |      |
|-------------------|------------------------------|-------|-------|-------|-------|-------|-------|-------|-------|-------|------|
| Symbol            | Characteristic               | Min   | Тур   | Max   | Min   | Тур   | Max   | Min   | Тур   | Max   | Unit |
| I <sub>EE</sub>   | Power Supply Current         | 13    | 19    | 25    | 13    | 19    | 25    | 13    | 19    | 25    | mA   |
| V <sub>OH</sub>   | Output HIGH Voltage (Note 6) | -1050 | -830  | -399  | -1050 | -830  | -399  | -1050 | -830  | -399  | mV   |
| V <sub>OL</sub>   | Output LOW Voltage (Note 6)  | -1960 | -1590 | -1400 | -1960 | -1590 | -1400 | -1960 | -1590 | -1400 | mV   |
| AGC               | Automatic Gain Control Input | -3310 |       | -3020 | -3310 |       | -3020 | -3310 |       | -3020 | mV   |
| V <sub>BIAS</sub> | Bias Voltage (Note 7)        | -3350 |       | -3200 | -3350 |       | -3200 | -3350 |       | -3200 | mV   |
| V <sub>IL</sub>   |                              | -3.5  |       |       | -3.65 |       |       | -3.8  |       |       | V    |
| VIH               |                              |       |       | -3.0  |       |       | -3.15 |       |       | -3.3  | V    |
| ١L                | Input Current                |       | -5.0  |       |       | -5.0  |       |       | -5.0  |       | mA   |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm.

5. Output parameters vary 1:1 with  $V_{CC}$ .

6. 1.0 M $\Omega$  impedance.

7. This measurement guarantees the dc potential at the bias point for purposes of incorporating a varactor tuning diode at this point.

#### GENERIC TEST CIRCUITS: BYPASS TO SUPPLY OPPOSITE GND









C = 3.0-35pF Variable Capacitance (@ 10 pF)

Note 1 Capacitor for tank may be variable type. (See Tank Circuit #3.)

Note 2 Use high impedance probe (> 1 M $\Omega$ ).

Tank Circuit Option #2, Fixed LC





Figure 4. Output Waveform

#### **OPERATION THEORY**

Figure 5 illustrates the simplified circuit schematic for the MC100EL1648. The oscillator incorporates positive feedback by coupling the base of transistor Q6 to the collector of Q7. An automatic gain control (AGC) is incorporated to limit the current through the emitter–coupled pair of transistors (Q7 and Q6) and allow optimum frequency response of the oscillator. In order to maintain the high quality factor (Q) on the oscillator, and provide high spectral purity at the output, transistor Q4 is used to translate the oscillator signal to the output differential pair Q2 and Q3. Figure 16 indicates the high spectral purity of the oscillator output (pin 4 on 8–pin SOIC). Transistors

Q2 and Q3, in conjunction with output transistor Q1, provide a highly buffered output that produces a square wave. The typical output waveform can be seen in Figure 4. The bias drive for the oscillator and output buffer is provided by Q9 and Q11 transistors. In order to minimize current, the output circuit is realized as an emitter–follower buffer with an on chip pull–down resistor  $R_E$ .



Figure 5. Circuit Schematic



Figure 7. High Frequency Plot

#### FIXED FREQUENCY MODE

The MC100EL1648 external tank circuit components are used to determine the desired frequency of operation as shown in Figure 8, tank option #2. The tank circuit components have direct impact on the tuning sensitivity,  $I_{EE}$ , and phase noise performance. Fixed frequency of the tank circuit is usually realized by an inductor and capacitor (LC network) that contains a high Quality factor (Q). The plotted curve indicates various fixed frequencies obtained with a single inductor and variable capacitor. The Q of the components in the tank circuit has a direct impact on the resulting phase noise of the oscillator. In general, when the Q is high the oscillator will result in lower phase noise.



#### Figure 8. Fixed Frequency LC Tank

Only high quality surface-mount RF chip capacitors should be used in the tank circuit at high frequencies. These

capacitors should have very low dielectric loss (high–Q). At a minimum, the capacitors selected should be operating at 100 MHz below their series resonance point. As the desired frequency of operation increases, the values of the tank capacitor will decrease since the series resonance point is a function of the capacitance value. Typically, the inductor is realized as a surface–mount chip or a wound coil. In addition, the lead inductance and board inductance and capacitance also have an impact on the final operating point. The following equation will help to choose the appropriate values for your tank circuit design.

$$f_0 = \frac{1}{2\pi \sqrt{L_T \star C_T}}$$

Where  $L_T$  = Total Inductance

C<sub>T</sub> = Total Capacitance

Figure 9 and Figure 10 represent the ideal curve of inductance/capacitance versus frequency with one known tank component. This helps the designer of the tank circuit to choose desired value of inductor/capacitor component for the wanted frequency. The lead inductance and board inductance and capacitance will also have an impact on the tank component values (inductor and capacitor).



#### VOLTAGE CONTROLLED MODE

The tank circuit configuration presented in Figure 11, Voltage Controlled Varactor Mode, allows the VCO to be tuned across the full operating voltage of the power supply. Deriving from Figure 6, the tank capacitor, C, is replaced with a varactor diode whose capacitance changes with the voltage applied, thus changing the resonant frequency at which the VCO tank operates as shown in Figure 3, tank option #1. The capacitive component in Equation 1 also needs to include the input capacitance of the device and other circuit and parasitic elements.







\*Use high impedance probe (>1.0 MegΩ must be used). \*\*The 1200 Ω resistor and the scope termination impedance constitute a 25:1 attenuator probe. Coax shall be CT–070–50 or equivalent.

L = Micro Metal torroid #T20–22, 8 turns #30 Enameled Copper wire (@ 40 nH)

$$C = MMBV609$$

Figure 11. Voltage Controlled Varactor Mode

When operating the oscillator in the voltage controlled mode with Tank Circuit #1 (Figure 3), it should be noted that the cathode of the varactor diode (D), pin 8 (for 8 lead package) or pin 10 (for 14 lead package) should be biased at least 1.4 V above  $V_{EE}$ .

Typical transfer characteristics employing the capacitance of the varactor diode (plus the input capacitance of the device, about 6.0 pF typical) in the voltage controlled mode is shown in Plot 1, Dual Varactor MMBV609  $V_{in}$  vs. Frequency. Figure 6, Figure 7, and Figure 8 show the accuracy of the measured frequency with the different variable capacitance values. The 1.0 k $\Omega$  resistor in Figure 11 is used to protect the varactor diode during testing. It is not necessary as long as the dc input voltage does not cause the diode to become forward biased. The tuning range of the oscillator in the voltage controlled mode may be calculated as follows:

$$\frac{f_{max}}{f_{min}} = \frac{\sqrt{C_{D}(max) + C_{S}}}{\sqrt{C_{D}(min) + C_{S}}}$$

Where

$$f_{min} = \frac{1}{2\pi \sqrt{(L(C_D(max) + C_S))}}$$

Where

- C<sub>S</sub> = Shunt Capacitance (input plus external capacitance)
- C<sub>D</sub> = Varactor Capacitance as a function of bias voltage

Good RF and low-frequency bypassing is necessary on the device power supply pins. Capacitors on the AGC pin and the input varactor trace should be used to bypass the AGC point and the VCO input (varactor diode), guaranteeing only dc levels at these points. For output frequency operation between 1.0 MHz and 50 MHz, a 0.1  $\mu$ F capacitor is sufficient. At higher frequencies, smaller values of capacitance should be used; at lower frequencies, larger values of capacitance. At high frequencies, the value of bypass capacitors depends directly on the physical layout of the system. All bypassing should be as close to the package pins as possible to minimize unwanted lead inductance. Several different capacitors may be needed to bypass various frequencies.

#### WAVE-FORM CONDITIONING - SINE OR SQUARE WAVE

The peak-to-peak swing of the tank circuit is set internally by the AGC pin. Since the voltage swing of the tank circuit provides the drive for the output buffer, the AGC potential directly affects the output waveform. If it is desired to have a sine wave at the output of the MC100EL1648, a series resistor is tied from the AGC point to the most negative power potential (ground if positive volt supply is used, -5.2 V if a negative supply is used) as shown in



Figure 13. Method of Obtaining a Sine-Wave Output

Figure 13. At frequencies above 100 MHz typical, it may be desirable to increase the tank circuit peak-to-peak voltage in order to shape the signal into a more square waveform at the output of the MC100EL1648. This is accomplished by tying a series resistor (1.0 k $\Omega$  minimum) from the AGC to the most positive power potential (+5.0 V if a positive volt supply is used, ground if a -5.2 V supply is used). Figure 14 illustrates this principle.



Figure 14. Method of Extending the Useful Range of the MC100EL1648 (Square Wave Output)

#### SPECTRAL PURITY



B.W. = 10 kHz, Center Frequency = 100 MHz Scan Width = 50 kHz/div, Vertical Scale = 10 dB/div

Figure 15. Spectral Purity









#### **ORDERING INFORMATION**

| Device           | Package                | Shipping <sup>†</sup> |
|------------------|------------------------|-----------------------|
| MC100EL1648DG    | SOIC-8 NB<br>(Pb-Free) | 2500 / Tape & Reel    |
| MC100EL1648DTR2G | TSSOP-8<br>(Pb-Free)   | 2500 / Tape & Reel    |

†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

#### **Resource Reference of Application Notes**

| AN1405/D  | - | ECL Clock Distribution Techniques           |
|-----------|---|---------------------------------------------|
| AN1406/D  | - | Designing with PECL (ECL at +5.0 V)         |
| AN1503/D  | - | ECLinPS <sup>™</sup> I/O SPiCE Modeling Kit |
| AN1504/D  | - | Metastability and the ECLinPS Family        |
| AN1568/D  | - | Interfacing Between LVDS and ECL            |
| AN1672/D  | - | The ECL Translator Guide                    |
| AND8001/D | - | Odd Number Counters Design                  |
| AND8002/D | - | Marking and Date Codes                      |
| AND8020/D | - | Termination of ECL Logic Devices            |
| AND8066/D | - | Interfacing with ECLinPS                    |
| AND8090/D | _ | AC Characteristics of ECL Devices           |

ECLinPS is a trademark of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries.

# onsemi



\*For additional information on our Pb-Free strategy and soldering details, please download the **onsemi** Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

#### STYLES ON PAGE 2

| DOCUMENT NUMBER:                                                                     | 98ASB42564B                                                                                                | Electronic versions are uncontrolled except when accessed directly from<br>Printed versions are uncontrolled except when stamped "CONTROLLED (                                                                                                                                                                   |                            |
|--------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| DESCRIPTION:                                                                         | SOIC-8 NB                                                                                                  |                                                                                                                                                                                                                                                                                                                  | PAGE 1 OF 2                |
| the right to make changes without furth<br>purpose, nor does <b>onsemi</b> assume as | er notice to any products herein. <b>onsemi</b> make<br>ny liability arising out of the application or use | LLC dba <b>onsemi</b> or its subsidiaries in the United States and/or other cour<br>es no warranty, representation or guarantee regarding the suitability of its pr-<br>of any product or circuit, and specifically disclaims any and all liability, incl<br>e under its patent rights nor the rights of others. | roducts for any particular |

#### SOIC-8 NB CASE 751-07 ISSUE AK

STYLE 1: PIN 1. EMITTER COLLECTOR 2. COLLECTOR 3. 4. EMITTER 5. EMITTER BASE 6. 7 BASE EMITTER 8. STYLE 5: PIN 1. DRAIN 2. DRAIN З. DRAIN DRAIN 4. GATE 5. 6. GATE SOURCE 7. 8. SOURCE STYLE 9: PIN 1. EMITTER, COMMON COLLECTOR, DIE #1 COLLECTOR, DIE #2 2. З. EMITTER, COMMON 4. 5. EMITTER, COMMON 6 BASE. DIE #2 BASE, DIE #1 7. 8. EMITTER, COMMON STYLE 13: PIN 1. N.C. 2. SOURCE 3 GATE 4. 5. DRAIN 6. DRAIN DRAIN 7. 8. DRAIN STYLE 17: PIN 1. VCC 2. V2OUT V10UT З. TXE 4. 5. RXE 6. VFF 7. GND 8. ACC STYLE 21: PIN 1. CATHODE 1 2. CATHODE 2 3 CATHODE 3 CATHODE 4 4. 5. CATHODE 5 6. COMMON ANODE COMMON ANODE 7. 8. CATHODE 6 STYLE 25: PIN 1. VIN 2 N/C REXT З. 4. GND 5. IOUT 6. IOUT IOUT 7. 8. IOUT STYLE 29: BASE, DIE #1 PIN 1. 2 EMITTER, #1 BASE, #2 З. EMITTER, #2 4. 5 COLLECTOR, #2 COLLECTOR, #2 6.

STYLE 2: PIN 1. COLLECTOR, DIE, #1 2. COLLECTOR, #1 COLLECTOR, #2 3. 4 COLLECTOR, #2 BASE, #2 5. EMITTER, #2 6. 7 BASE #1 EMITTER, #1 8. STYLE 6: PIN 1. SOURCE 2. DRAIN 3. DRAIN SOURCE 4. SOURCE 5. 6. GATE GATE 7. 8. SOURCE STYLE 10: GROUND PIN 1. BIAS 1 OUTPUT 2. З. GROUND 4. 5. GROUND 6 BIAS 2 INPUT 7. 8. GROUND STYLE 14: PIN 1. N-SOURCE 2. N-GATE 3 P-SOURCE P-GATE 4. P-DRAIN 5 6. P-DRAIN N-DRAIN 7. N-DRAIN 8. STYLE 18: PIN 1. ANODE ANODE 2. SOURCE 3. GATE 4. 5. DRAIN 6 DRAIN CATHODE 7. 8. CATHODE STYLE 22: PIN 1. I/O LINE 1 2. COMMON CATHODE/VCC 3 COMMON CATHODE/VCC 4. I/O LINE 3 COMMON ANODE/GND 5. 6. I/O LINE 4 7. I/O LINE 5 8. COMMON ANODE/GND STYLE 26: PIN 1. GND 2 dv/dt З. ENABLE 4. ILIMIT 5. SOURCE SOURCE 6. SOURCE 7. 8. VCC STYLE 30: DRAIN 1 PIN 1. DRAIN 1 2 GATE 2 З. SOURCE 2 4. SOURCE 1/DRAIN 2 SOURCE 1/DRAIN 2 5. 6.

STYLE 3: PIN 1. DRAIN, DIE #1 DRAIN, #1 2. DRAIN, #2 З. DRAIN, #2 4. GATE, #2 5. SOURCE, #2 6. 7 GATE #1 8. SOURCE, #1 STYLE 7: PIN 1. INPUT 2. EXTERNAL BYPASS THIRD STAGE SOURCE GROUND З. 4. 5. DRAIN 6. GATE 3 SECOND STAGE Vd 7. FIRST STAGE Vd 8. STYLE 11: PIN 1. SOURCE 1 GATE 1 SOURCE 2 2. 3. GATE 2 4. 5. DRAIN 2 6. DRAIN 2 DRAIN 1 7. 8. DRAIN 1 STYLE 15: PIN 1. ANODE 1 2. ANODE 1 ANODE 1 3 ANODE 1 4. 5. CATHODE, COMMON CATHODE, COMMON CATHODE, COMMON 6. 7. CATHODE, COMMON 8. STYLE 19: PIN 1. SOURCE 1 GATE 1 SOURCE 2 2. 3. GATE 2 4. 5. DRAIN 2 6. MIRROR 2 7. DRAIN 1 8. **MIRROR 1** STYLE 23: PIN 1. LINE 1 IN COMMON ANODE/GND COMMON ANODE/GND 2. 3 LINE 2 IN 4. LINE 2 OUT 5. COMMON ANODE/GND COMMON ANODE/GND 6. 7. 8. LINE 1 OUT STYLE 27: PIN 1. ILIMIT 2 OVI 0 UVLO З. 4. INPUT+ 5. 6. SOURCE SOURCE SOURCE 7. 8 DRAIN

#### STYLE 4: PIN 1. 2. ANODE ANODE ANODE З. 4. ANODE ANODE 5. 6. ANODE 7 ANODE COMMON CATHODE 8. STYLE 8: PIN 1. COLLECTOR, DIE #1 2. BASE, #1 BASE #2 З. COLLECTOR, #2 4. COLLECTOR, #2 5. 6. EMITTER, #2 EMITTER, #1 7. 8. COLLECTOR, #1 STYLE 12: PIN 1. SOURCE SOURCE 2. 3. GATE 4. 5. DRAIN 6. DRAIN DRAIN 7. 8. DRAIN STYLE 16 EMITTER, DIE #1 PIN 1. 2. BASE, DIE #1 EMITTER, DIE #2 3 BASE, DIE #2 4. 5. COLLECTOR, DIE #2 6. COLLECTOR, DIE #2 COLLECTOR, DIE #1 7. COLLECTOR, DIE #1 8. STYLE 20: PIN 1. SOURCE (N) GATE (N) SOURCE (P) 2. 3. 4. GATE (P) 5. DRAIN 6. DRAIN DRAIN 7. 8. DRAIN STYLE 24: PIN 1. BASE EMITTER 2. 3 COLLECTOR/ANODE COLLECTOR/ANODE 4. 5. CATHODE

6. CATHODE COLLECTOR/ANODE 7. 8. COLLECTOR/ANODE STYLE 28: PIN 1. SW\_TO\_GND 2. DASIC OFF DASIC\_SW\_DET З. 4. GND 5. 6. V MON VBULK 7. VBULK

7. VOULK 8. VIN

| DOCUMENT NUMBER: | 98ASB42564B | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |  |  |  |
|------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|--|--|
| DESCRIPTION:     | SOIC-8 NB   |                                                                                                                                                                                     | PAGE 2 OF 2 |  |  |  |  |
|                  |             |                                                                                                                                                                                     |             |  |  |  |  |

SOURCE 1/DRAIN 2

7.

8. GATE 1

onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights or others.

7.

8

COLLECTOR, #1

COLLECTOR, #1

## semi



TSSOP-8 3.00x3.00x0.95 CASE 948R-02 ISSUE A

DATE 07 APR 2000



NOTES:

4.

5.

PER SIDE.



|     | MILLIN | IETERS   | INC   | HES   |
|-----|--------|----------|-------|-------|
| DIM | MIN    | MAX      | MIN   | MAX   |
| Α   | 2.90   | 3.10     | 0.114 | 0.122 |
| В   | 2.90   | 3.10     | 0.114 | 0.122 |
| С   | 0.80   | 1.10     | 0.031 | 0.043 |
| D   | 0.05   | 0.15     | 0.002 | 0.006 |
| F   | 0.40   | 0.70     | 0.016 | 0.028 |
| G   | 0.65   | BSC      | 0.026 | BSC   |
| κ   | 0.25   | 0.40     | 0.010 | 0.016 |
| L   | 4.90   | 4.90 BSC |       | BSC   |
| М   | 0°     | 6 °      | 0 °   | 6 °   |

NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. 3. DIMENSION A DOES NOT INCLUDE MOLD FLASH. PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 0.15 (0.006) PER SIDE. 4. DIMENSION B DOES NOT INCLUDE INTERLED

FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 (0.010)

TERMINAL NUMBERS ARE SHOWN FOR REFERENCE ONLY.

DIMENSION A AND B ARE TO BE DETERMINED AT DATUM PLANE -W-.

| DOCUMENT NUMBER: | 98AON00236D Electronic versions are uncontrolled except when accessed directly from the Document Re<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |  |             |  |
|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|-------------|--|
| DESCRIPTION:     | TSSOP-8 3.00x3.00x0.95                                                                                                                                                                 |  | PAGE 1 OF 1 |  |

onsemi and ONSEMi. are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make charges without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products herein. special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

-T- SEATING

PLANE

D

onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <u>www.onsemi.com/site/pdf/Patent\_Marking.pdf</u>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or indental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification. Buyer shall indemnify and hold onsemi and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs,

#### ADDITIONAL INFORMATION

TECHNICAL PUBLICATIONS:

Technical Library: www.onsemi.com/design/resources/technical-documentation onsemi Website: www.onsemi.com

ONLINE SUPPORT: <u>www.onsemi.com/support</u> For additional information, please contact your local Sales Representative at <u>www.onsemi.com/support/sales</u>