

### **FINAL DATA SHEET**

# Si823x 0.5 and 4.0 Amp ISOdrivers (2.5 and 5 kVRMS)

The Si823x isolated driver family combines two independent, isolated drivers into a single package. The Si8230/1/3/4 are high-side/low-side drivers, while the Si8232/5/7/8 are dual drivers. Versions with peak output currents of 0.5 A (Si8230/1/2/7) and 4.0 A (Si8233/4/5/8) are available. All drivers operate with a maximum supply voltage of 24 V.

The Si823x drivers utilize Skyworks' proprietary silicon isolation technology, which provides up to 5 kVRMS withstand voltage per UL1577 and fast 45 ns propagation times. Driver outputs can be grounded to the same or separate grounds or connected to a positive or negative voltage. The TTL level compatible inputs with >400 mV hysteresis are available in individual control input (Si8230/2/3/5/7/8) or PWM input (Si8231/4) configurations. High integration, low propagation delay, small installed size, flexibility, and cost-effectiveness make the Si823x family ideal for a wide range of isolated MOSFET/IGBT gate drive applications.

Automotive Grade is available for certain part numbers. These products are built using automotivespecific flows at all steps in the manufacturing process to ensure the robustness and low defectivity required for automotive applications.

# **Industrial Applications**

- Power delivery systems
- Motor control systems
- Isolated dc-dc power supplies
- Lighting control systems
- Plasma displays
- Solar and industrial inverters

# **Automotive Applications**

- Onboard chargers
- Battery management systems
- Charging stations
- Traction inverters
- Hybrid Electric Vehicles
- Battery Electric Vehicles

# **Safety Regulatory Approvals**

- UL 1577 recognized
  - Up to 5000 V<sub>RMS</sub> for one minute
- CSA certification conformity
  - 62368-1 (reinforced insulation)
  - 60601-1 (2 MOPP)
- VDE certification conformity
- 60747-17 (basic insulation)
- CQC certification approval
  GB4943.1 (reinforced insulation)

### **Key Features**

- Two completely isolated drivers in one package
  - Up to 5 kV<sub>RMS</sub> input-to-output isolation
  - Up to 1500 V<sub>DC</sub> peak driver-to-driver differential voltage
- HS/LS and dual driver versions
- Up to 8 MHz switching frequency
- 0.5 A peak output (Si8230/1/2/7)
- 4.0 A peak output (Si8233/4/5/8)
- High electromagnetic immunity
- RoHS-compliant packages:
  - SOIC-14/16 wide body
  - SOIC-16 narrow body
  - LGA-14
- AEC-Q100 qualification
- Automotive-grade OPNs available
  - AIAG compliant PPAP documentation support
  - IMDS and CAMDS listing support



Skyworks Green<sup>™</sup> products are compliant with all applicable legislation and are halogen-free. For additional information, refer to *Skyworks Definition of Green*<sup>™</sup>, document number SQ04–0074.

### **Industrial and Automotive Grade OPNs**

Industrial-grade devices (part numbers having an "-I" in their suffix) are built using well-controlled, high-quality manufacturing flows to ensure robustness and reliability. Qualifications are compliant with JEDEC, and defect reduction methodologies are used throughout definition, design, evaluation, qualification, and mass production steps.

Automotive-grade devices (part numbers having an "-A" in their suffix) are built using automotive-specific flows at all steps in the manufacturing process to ensure robustness and low defectivity. These devices are supported with AIAG-compliant Production Part Approval Process (PPAP) documentation, and feature International Material Data System (IMDS) and China Automotive Material Data System (CAMDS) listing. Qualifications are compliant with AEC-Q100, and a zero-defect methodology is maintained throughout definition, design, evaluation, qualification, and mass production steps.

| Ordering Part Number<br>(OPN) <sup>4</sup> | Automotive OPN <sup>5,6</sup> | Inputs   | Configuration      | Peak<br>Current | UVLO<br>Voltage | Isolation<br>Rating | Package Type               |
|--------------------------------------------|-------------------------------|----------|--------------------|-----------------|-----------------|---------------------|----------------------------|
| Wide Body (WB) 5 kV Packag                 | ges with 16- and 14-Pin Opti  | ons      |                    |                 |                 |                     |                            |
| Si8230BD-D-IS                              | Si8230BD-AS                   | VIA, VIB | High Side/Low Side | 0.5 A           | 8 V             | 5.0 kVrms           |                            |
| Si8231BD-D-IS                              | Si8231BD-AS                   | PWM      | High Side/Low Side | 0.5 A           | 8 V             | 5.0 kVrms           |                            |
| Si8232BD-D-IS                              | Si8232BD-AS                   | VIA, VIB | Dual Driver        | 0.5 A           | 8 V             | 5.0 kVrms           |                            |
| Si8233BD-D-IS                              | Si8233BD-AS                   | VIA, VIB | High Side/Low Side | 4.0 A           | 8 V             | 5.0 kVrms           |                            |
| Si8234BD-D-IS                              | Si8234BD-AS                   | PWM      | High Side/Low Side | 4.0 A           | 8 V             | 5.0 kVrms           |                            |
| Si8235BD-D-IS                              | Si8235BD-AS                   | VIA, VIB | Dual Driver        | 4.0 A           | 8 V             | 5.0 kVrms           | SOIC-16                    |
| Si8230AD-D-IS                              | Si8230AD-AS                   | VIA, VIB | High Side/Low Side | 0.5 A           | 5 V             | 5.0 kVrms           | Wide Body                  |
| Si8231AD-D-IS                              | Si8231AD-AS                   | PWM      | High Side/Low Side | 0.5 A           | 5 V             | 5.0 kVrms           |                            |
| Si8232AD-D-IS                              | Si8232AD-AS                   | VIA, VIB | Dual Driver        | 0.5 A           | 5 V             | 5.0 kVrms           |                            |
| Si8233AD-D-IS                              | Si8233AD-AS                   | VIA, VIB | High Side/Low Side | 4.0 A           | 5 V             | 5.0 kVrms           |                            |
| Si8234AD-D-IS                              | Si8234AD-AS                   | PWM      | High Side/Low Side | 4.0 A           | 5 V             | 5.0 kVrms           |                            |
| Si8235AD-D-IS                              | Si8235AD-AS                   | VIA, VIB | Dual Driver        | 4.0 A           | 5 V             | 5.0 kVrms           |                            |
| Si8230AD-D-IS3                             | Si8230AD-AS3                  | VIA, VIB | High Side/Low Side | 0.5 A           | 5 V             | 5.0 kVrms           |                            |
| Si8230BD-D-IS3                             | Si8230BD-AS3                  | VIA, VIB | High Side/Low Side | 0.5 A           | 8 V             | 5.0 kVrms           |                            |
| Si8233AD-D-IS3                             | Si8233AD-AS3                  | VIA, VIB | High Side/Low Side | 4.0 A           | 5 V             | 5.0 kVrms           | SOIC-14<br>Wide Body       |
| Si8233BD-D-IS3                             | Si8233BD-AS3                  | VIA, VIB | High Side/Low Side | 4.0 A           | 8 V             | 5.0 kVrms           | with increased<br>creepage |
| Si8235AD-D-IS3                             | Si8235AD-AS3                  | VIA, VIB | Dual Driver        | 4.0 A           | 5 V             | 5.0 kVrms           |                            |
| Si8235BD-D-IS3                             | Si8235BD-AS3                  | VIA, VIB | Dual Driver        | 4.0 A           | 8 V             | 5.0 kVrms           |                            |

#### Table 1. Si823x Ordering Guide <sup>1,2,3</sup>

| Ordering Part Number<br>(OPN) <sup>4</sup> | Automotive OPN <sup>5,6</sup> | Inputs   | Configuration      | Peak<br>Current | UVLO<br>Voltage | Isolation<br>Rating | Package Type           |  |
|--------------------------------------------|-------------------------------|----------|--------------------|-----------------|-----------------|---------------------|------------------------|--|
| Wide Body (WB) 2.5 kV Pack                 | ages                          |          |                    |                 |                 |                     |                        |  |
| Si8230BB-D-IS                              | Si8230BB-AS                   | VIA, VIB | High Side/Low Side | 0.5 A           | 8 V             | 2.5 kVrms           |                        |  |
| Si8231BB-D-IS                              | Si8231BB-AS                   | PWM      | High Side/Low Side | 0.5 A           | 8 V             | 2.5 kVrms           |                        |  |
| Si8232BB-D-IS                              | Si8232BB-AS                   | VIA, VIB | Dual Driver        | 0.5 A           | 8 V             | 2.5 kVrms           |                        |  |
| Si8234CB-D-IS                              | Si8234CB-AS                   | PWM      | High Side/Low Side | 4.0 A           | 10 V            | 2.5 kVrms           |                        |  |
| Si8233BB-D-IS                              | Si8233BB-AS                   | VIA, VIB | High Side/Low Side | 4.0 A           | 8 V             | 2.5 kVrms           |                        |  |
| Si8234BB-D-IS                              | Si8234BB-AS                   | PWM      | High Side/Low Side | 4.0 A           | 8 V             | 2.5 kVrms           |                        |  |
| Si8235BB-D-IS                              | Si8235BB-AS                   | VIA, VIB | Dual Driver        | 4.0 A           | 8 V             | 2.5 kVrms           | SOIC-16<br>Wide Body   |  |
| Si8230AB-D-IS                              | Si8230AB-AS                   | VIA, VIB | High Side/Low Side | 0.5 A           | 5 V             | 2.5 kVrms           | ,                      |  |
| Si8231AB-D-IS                              | Si8231AB-AS                   | PWM      | High Side/Low Side | 0.5 A           | 5 V             | 2.5 kVrms           |                        |  |
| Si8232AB-D-IS                              | Si8232AB-AS                   | VIA, VIB | Dual Driver        | 0.5 A           | 5 V             | 2.5 kVrms           |                        |  |
| Si8233AB-D-IS                              | Si8233AB-AS                   | VIA, VIB | High Side/Low Side | 4.0 A           | 5 V             | 2.5 kVrms           |                        |  |
| Si8234AB-D-IS                              | Si8234AB-AS                   | PWM      | High Side/Low Side | 4.0 A           | 5 V             | 2.5 kVrms           |                        |  |
| Si8235AB-D-IS                              | Si8235AB-AS                   | VIA, VIB | Dual Driver        | 4.0 A           | 5 V             | 2.5 kVrms           |                        |  |
| Narrow Body (NB) Packages                  | with 1, 2.5, and 3.75 kV Opti | ons      | I                  |                 |                 |                     |                        |  |
| Si8230BB-D-IS1                             | Si8230BB-AS1                  | VIA, VIB | High Side/Low Side | 0.5 A           | 8 V             | 2.5 kVrms           |                        |  |
| Si8231BB-D-IS1                             | Si8231BB-AS1                  | PWM      | High Side/Low Side | 0.5 A           | 8 V             | 2.5 kVrms           |                        |  |
| Si8232BB-D-IS1                             | Si8232BB-AS1                  | VIA, VIB | Dual Driver        | 0.5 A           | 8 V             | 2.5 kVrms           |                        |  |
| Si8233BB-D-IS1                             | Si8233BB-AS1                  | VIA, VIB | High Side/Low Side | 4.0 A           | 8 V             | 2.5 kVrms           |                        |  |
| Si8234BB-D-IS1                             | Si8234BB-AS1                  | PWM      | High Side/Low Side | 4.0 A           | 8 V             | 2.5 kVrms           |                        |  |
| Si8235BB-D-IS1                             | Si8235BB-AS1                  | VIA, VIB | Dual Driver        | 4.0 A           | 8 V             | 2.5 kVrms           |                        |  |
| Si8235BA-D-IS1                             | Si8235BA-AS1                  | VIA, VIB | Dual Driver        | 4.0 A           | 8 V             | 1.0 kVrms           |                        |  |
| Si8230AB-D-IS1                             | Si8230AB-AS1                  | VIA, VIB | High Side/Low Side | 0.5 A           | 5 V             | 2.5 kVrms           |                        |  |
| Si8231AB-D-IS1                             | Si8231AB-AS1                  | PWM      | High Side/Low Side | 0.5 A           | 5 V             | 2.5 kVrms           |                        |  |
| Si8232AB-D-IS1                             | Si8232AB-AS1                  | VIA, VIB | Dual Driver        | 0.5 A           | 5 V             | 2.5 kVrms           | SOIC-16<br>Narrow Body |  |
| Si8233AB-D-IS1                             | Si8233AB-AS1                  | VIA, VIB | High Side/Low Side | 4.0 A           | 5 V             | 2.5 kVrms           |                        |  |
| Si8234AB-D-IS1                             | Si8234AB-AS1                  | PWM      | High Side/Low Side | 4.0 A           | 5 V             | 2.5 kVrms           |                        |  |
| Si8235AB-D-IS1                             | Si8235AB-AS1                  | VIA, VIB | Dual Driver        | 4.0 A           | 5 V             | 2.5 kVrms           |                        |  |
| Si8230BC-D-IS1                             | Si8230BC-AS1                  | VIA, VIB | High Side/Low Side | 0.5 A           | 8 V             | 3.75 kVrms          |                        |  |
| Si8231BC-D-IS1                             | Si8231BC-AS1                  | PWM      | High Side/Low Side | 0.5 A           | 8 V             | 3.75 kVrms          |                        |  |
| Si8232BC-D-IS1                             | Si8232BC-AS1                  | VIA, VIB | Dual Driver        | 0.5 A           | 8 V             | 3.75 kVrms          |                        |  |
| Si8233BC-D-IS1                             | Si8233BC-AS1                  | VIA, VIB | High Side/Low Side | 4.0 A           | 8 V             | 3.75 kVrms          |                        |  |
| Si8234BC-D-IS1                             | Si8234BC-AS1                  | PWM      | High Side/Low Side | 4.0 A           | 8 V             | 3.75 kVrms          |                        |  |
| Si8235BC-D-IS1                             | Si8235BC-AS1                  | VIA, VIB | Dual Driver        | 4.0 A           | 8 V             | 3.75 kVrms          |                        |  |

# Table 1. Si823x Ordering Guide (Continued)<sup>1,2,3</sup>

| Ordering Part Number<br>(OPN) <sup>4</sup> | Automotive OPN <sup>5,6</sup> | Inputs   | Configuration      | Peak<br>Current | UVLO<br>Voltage | Isolation<br>Rating | Package Type                            |  |
|--------------------------------------------|-------------------------------|----------|--------------------|-----------------|-----------------|---------------------|-----------------------------------------|--|
| Si8230AC-D-IS1                             | Si8230AC-AS1                  | VIA, VIB | High Side/Low Side | 0.5 A           | 5 V             | 3.75 kVrms          |                                         |  |
| Si8231AC-D-IS1                             | Si8231AC-AS1                  | PWM      | High Side/Low Side | 0.5 A           | 5 V             | 3.75 kVrms          |                                         |  |
| Si8232AC-D-IS1                             | Si8232AC-AS1                  | VIA, VIB | Dual Driver        | 0.5 A           | 5 V             | 3.75 kVrms          | SOIC-16                                 |  |
| Si8233AC-D-IS1                             | Si8233AC-AS1                  | VIA, VIB | High Side/Low Side | 4.0 A           | 5 V             | 3.75 kVrms          | Narrow Body                             |  |
| Si8234AC-D-IS1                             | Si8234AC-AS1                  | PWM      | High Side/Low Side | 4.0 A           | 5 V             | 3.75 kVrms          |                                         |  |
| Si8235AC-D-IS1                             | Si8235AC-AS1                  | VIA, VIB | Dual Driver        | 4.0 A           | 5 V             | 3.75 kVrms          |                                         |  |
| LGA Packages                               |                               |          |                    |                 |                 |                     |                                         |  |
| Si8233CB-D-IM                              | Si8233CB-AM                   | VIA, VIB | High Side/Low Side | 4.0 A           | 10 V            | 2.5 kVrms           |                                         |  |
| Si8233BB-D-IM                              | Si8233BB-AM                   | VIA, VIB | High Side/Low Side | 4.0 A           | 8 V             | 2.5 kVrms           |                                         |  |
| Si8233AB-D-IM                              | Si8233AB-AM                   | VIA, VIB | High Side/Low Side | 4.0 A           | 5 V             | 2.5 kVrms           |                                         |  |
| Si8234BB-D-IM                              | Si8234BB-AM                   | PWM      | High Side/Low Side | 4.0 A           | 8 V             | 2.5 kVrms           | LGA-14<br>5x5 mm                        |  |
| Si8234AB-D-IM                              | Si8234AB-AM                   | PWM      | High Side/Low Side | 4.0 A           | 5 V             | 2.5 kVrms           |                                         |  |
| Si8235BB-D-IM                              | Si8235BB-AM                   | VIA, VIB | Dual Driver        | 4.0 A           | 8 V             | 2.5 kVrms           |                                         |  |
| Si8235AB-D-IM                              | Si8235AB-AM                   | VIA, VIB | Dual Driver        | 4.0 A           | 5 V             | 2.5 kVrms           |                                         |  |
| 3 V Expanded VDDI Option in                | n Multiple Packages           |          |                    |                 |                 | •                   |                                         |  |
| Si8237AB-D-IS1                             | Si8237AB-AS1                  | VIA, VIB | Dual Driver        | 0.5 A           | 5 V             | 2.5 kVrms           |                                         |  |
| Si8237BB-D-IS1                             | Si8237BB-AS1                  | VIA, VIB | Dual Driver        | 0.5 A           | 8 V             | 2.5 kVrms           |                                         |  |
| Si8238AB-D-IS1                             | Si8238AB-AS1                  | VIA, VIB | Dual Driver        | 4.0 A           | 5 V             | 2.5 kVrms           |                                         |  |
| Si8238BB-D-IS1                             | Si8238BB-AS1                  | VIA, VIB | Dual Driver        | 4.0 A           | 8 V             | 2.5 kVrms           | SOIC-16                                 |  |
| Si8237AC-D-IS1                             | Si8237AC-AS1                  | VIA, VIB | Dual Driver        | 0.5 A           | 5 V             | 3.75 kVrms          | Narrow Body                             |  |
| Si8237BC-D-IS1                             | Si8237BC-AS1                  | VIA, VIB | Dual Driver        | 0.5 A           | 8 V             | 3.75 kVrms          |                                         |  |
| Si8238AC-D-IS1                             | Si8238AC-AS1                  | VIA, VIB | Dual Driver        | 4.0 A           | 5 V             | 3.75 kVrms          | _                                       |  |
| Si8238BC-D-IS1                             | Si8238BC-AS1                  | VIA, VIB | Dual Driver        | 4.0 A           | 8 V             | 3.75 kVrms          |                                         |  |
| Si8237AD-D-IS                              | Si8237AD-AS                   | VIA, VIB | Dual Driver        | 0.5 A           | 5 V             | 5.0 kVrms           |                                         |  |
| Si8237BD-D-IS                              | Si8237BD-AS                   | VIA, VIB | Dual Driver        | 0.5 A           | 8 V             | 5.0 kVrms           | SOIC-16<br>Wide Body                    |  |
| Si8238AD-D-IS                              | Si8238AD-AS                   | VIA, VIB | Dual Driver        | 4.0 A           | 5 V             | 5.0 kVrms           |                                         |  |
| Si8238BD-D-IS                              | Si8238BD-AS                   | VIA, VIB | Dual Driver        | 4.0 A           | 8 V             | 5.0 kVrms           |                                         |  |
| Si8238AD-D-IS3                             | Si8238AD-AS3                  | VIA, VIB | Dual Driver        | 4.0 A           | 5 V             | 5.0 kVrms           | SOIC-14<br>Wide Pody                    |  |
| Si8238BD-D-IS3                             | Si8238BD-AS3                  | VIA, VIB | Dual Driver        | 4.0 A           | 8 V             | 5.0 kVrms           | Wide Body<br>with increased<br>creepage |  |
|                                            |                               |          |                    |                 |                 |                     |                                         |  |

Table 1. Si823x Ordering Guide (Continued)<sup>1,2,3</sup>

1. All packages are RoHS-compliant with peak reflow temperatures of 260 °C according to the JEDEC industry standard classifications and peak solder temperatures. 2. "Si" and "SI" are used interchangeably.

3. The temperature ranges is -40 to +125 °C.

4. An "R" at the end of the part number denotes tape and reel packaging option.

5. Automotive-Grade devices (with an "-A" suffix) are identical in construction materials, topside marking, and electrical parameters to their Industrial-Grade (with an "-I" suffix) version counterparts. Automotive-Grade products are produced utilizing full automotive process flows and additional statistical process controls throughout the manufacturing flow. The Automotive-Grade part number is included on shipping labels.

6. In the top markings of each device, the Manufacturing Code represented by either "RTTTTT" or "TTTTTT" contains as its first character a letter in the range N through Z to indicate Automotive-Grade.

# 2. System Overview

# 2.1. Top Level Block Diagrams



Figure 1. Si8230/3 Two-Input High-Side/Low-Side Isolated Drivers



Figure 2. Si8231/4 Single-Input High-Side/Low-Side Isolated Drivers



Figure 3. Si8232/5/7/8 Dual Isolated Drivers

## 2.2. Functional Description

The operation of an Si823x channel is analogous to that of an optocoupler and gate driver, except an RF carrier is modulated instead of light. This simple architecture provides a robust isolated data path and requires no special considerations or initialization at start-up. A simplified block diagram for a single Si823x channel is shown in the figure below.



Figure 4. Simplified Channel Diagram

A channel consists of an RF Transmitter and RF Receiver separated by a semiconductor-based isolation barrier. Referring to the Transmitter, input A modulates the carrier provided by an RF oscillator using on/off keying. The Receiver contains a demodulator that decodes the input state according to its RF energy content and applies the result to output B via the output driver. This RF on/off keying scheme is superior to pulse code schemes as it provides best-in-class noise immunity, low power consumption, and better immunity to magnetic fields. See the figure below for more details.



# 2.3. Typical Operating Characteristics (0.5 Amp)

The typical performance characteristics depicted in Figure 6 through Figure 15 are for information purposes only. Refer to Table 6. "Electrical Characteristics" for actual specification limits.



Figure 6. Rise/Fall Time vs. Supply Voltage







Figure 9. Propagation Delay vs. Load



Figure 8. Rise/Fall Time vs. Load

Load (nF)

40

35

30

25

20

15 10

5

0

Rise/Fall Time (ns)



Figure 10. Propagation Delay vs. Temperature



Figure 12. Supply Current vs. Supply Voltage



Figure 11. Supply Current vs. Temperature



Figure 13. Supply Current vs. Supply Voltage



Figure 14. Output Source Current vs. Supply Voltage



Figure 16. Output Sink Current vs. Supply Voltage



Figure 15. Output Source Current vs. Temperature



Figure 17. Output Sink Current vs. Temperature

# 2.4. Typical Operating Characteristics (4.0 Amp)

The typical performance characteristics depicted in Figure 18. "Rise/Fall Time vs. Supply Voltage" through Figure 27. "Output Source Current vs. Temperature" are for information purposes only. Refer to Table 6. "Electrical Characteristics" for actual specification limits.



Figure 18. Rise/Fall Time vs. Supply Voltage



Figure 19. Propagation Delay vs. Supply Voltage



Figure 20. Rise/Fall Time vs. Load



Figure 21. Propagation Delay vs. Load



Figure 22. Propagation Delay vs. Temperature



Figure 24. Supply Current vs. Supply Voltage



Figure 23. Supply Current vs. Temperature



Figure 25. Supply Current vs. Supply Voltage



Figure 26. Output Source Current vs. Supply Voltage



Figure 28. Output Sink Current vs. Supply Voltage



Figure 27. Output Source Current vs. Temperature



Figure 29. Output Sink Current vs. Temperature

# 2.5. Family Overview and Logic Operation During Startup

The Si823x family of isolated drivers consists of high-side, low-side, and dual driver configurations.

### 2.5.1. Products

The table below shows the configuration and functional overview for each product in this family.

| Part Number | Configuration      | Overlap Protection | Programmable Dead<br>Time | Inputs   | Peak Output Current<br>(A) |
|-------------|--------------------|--------------------|---------------------------|----------|----------------------------|
| Si8230      | High-Side/Low-Side | ~                  | ~                         | VIA, VIB | 0.5                        |
| Si8231      | High-Side/Low-Side | $\checkmark$       | ~                         | PWM      | 0.5                        |
| Si8232/7    | Dual Driver        | —                  | —                         | VIA, VIB | 0.5                        |
| Si8233      | High-Side/Low-Side | ~                  | ~                         | VIA, VIB | 4.0                        |
| Si8234      | High-Side/Low-Side | ~                  | ~                         | PWM      | 4.0                        |
| Si8235/8    | Dual Driver        | _                  | _                         | VIA, VIB | 4.0                        |

#### Table 2. Si823x Family Overview

#### 2.5.2. Device Behavior

The following are truth tables for the Si8230/3, Si8231/4, and Si8232/5/7/8 families.

| Inp            | uts            | VDDI State | Disable | Output |     | Notes                                                                     |  |
|----------------|----------------|------------|---------|--------|-----|---------------------------------------------------------------------------|--|
| VIA            | VIB            | VDDI State | Disable | VOA    | VOB | NOLES                                                                     |  |
| L              | L              | Powered    | L       | L      | L   | Output transition occurs after internal dead time expires.                |  |
| L              | Н              | Powered    | L       | L      | н   | Output transition occurs after internal dead time expires.                |  |
| Н              | L              | Powered    | L       | Н      | L   | Output transition occurs after internal dead time expires.                |  |
| Н              | Н              | Powered    | L       | L      | L   | Invalid state. Output transition occurs after internal dead time expires. |  |
| X <sup>2</sup> | X <sup>2</sup> | Unpowered  | х       | L      | L   | Output returns to input state within 7 $\mu s$ of VDDI power restoration. |  |
| х              | х              | Powered    | Н       | L      | L   | Device is disabled.                                                       |  |

#### Table 3. Si8230/3 (High-Side/Low-Side) Truth Table<sup>1</sup>

1. This truth table assumes VDDA and VDDB are powered. If VDDA and VDDB are below UVLO, see 2.6. "Undervoltage Lockout Operation" for more information.

2. Note that an input can power the input die through an internal diode if its source has adequate current.

| PWM Input      | VDDI State | Disable | Output |     | Notes                                                                     |  |
|----------------|------------|---------|--------|-----|---------------------------------------------------------------------------|--|
| FWWWIMput      | VDDI State | Disable | VOA    | VOB | - Notes                                                                   |  |
| Н              | Powered    | L       | Н      | L   | Output transition occurs after internal dead time expires.                |  |
| L              | Powered    | L       | L      | н   | Output transition occurs after internal dead time expires.                |  |
| X <sup>2</sup> | Unpowered  | х       | L      | L   | Output returns to input state within 7 $\mu s$ of VDDI power restoration. |  |
| х              | Powered    | Н       | L      | L   | Device is disabled.                                                       |  |

### Table 4. Si8231/4 (PWM Input High-Side/Low-Side) Truth Table<sup>1</sup>

This truth table assumes VDDA and VDDB are powered. If VDDA and VDDB are below UVLO, see 2.6. "Undervoltage Lockout Operation" for more information.
 Note that an input can power the input die through an internal diode if its source has adequate current.

| Inp            | uts            | VDDI State | Disable | Output |     | Notes                                                                     |
|----------------|----------------|------------|---------|--------|-----|---------------------------------------------------------------------------|
| VIA            | VIB            | VDDI State | Disable | VOA    | VOB | Notes                                                                     |
| L              | L              | Powered    | L       | L      | L   | Output transition occurs immediately (no internal dead time).             |
| L              | Н              | Powered    | L       | L      | н   | Output transition occurs immediately (no internal dead time).             |
| Н              | L              | Powered    | L       | Н      | L   | Output transition occurs immediately (no internal dead time).             |
| н              | Н              | Powered    | L       | Н      | н   | Output transition occurs immediately (no internal dead time).             |
| X <sup>2</sup> | X <sup>2</sup> | Unpowered  | Х       | L      | L   | Output returns to input state within 7 $\mu s$ of VDDI power restoration. |
| х              | х              | Powered    | Н       | L      | L   | Device is disabled.                                                       |

1. This truth table assumes VDDA and VDDB are powered. If VDDA and VDDB are below UVLO, see 2.6. "Undervoltage Lockout Operation" for more information.

2. Note that an input can power the input die through an internal diode if its source has adequate current.

### 2.6. Undervoltage Lockout Operation

Device behavior during start-up, normal operation, and shutdown is shown in Figure 30, where UVLO+ and UVLOare the positive-going and negative-going thresholds respectively. Note that outputs VOA and VOB default low when input side power supply (VDDI) is not present.

### 2.6.1. Device Startup

Outputs VOA and VOB are held low during power-up until VDD is above the UVLO threshold for time period t<sub>START</sub>. Following this, the outputs follow the states of inputs VIA and VIB.

### 2.6.2. Undervoltage Lockout

Undervoltage Lockout (UVLO) is provided to prevent erroneous operation during device startup and shutdown or when VDD is below its specified operating circuits range. The input (control) side, Driver A and Driver B, each have their own undervoltage lockout monitors.

The Si823x input side enters UVLO when VDDI  $\leq$ VDDI<sub>UV</sub>, and exits UVLO when VDDI > VDDI<sub>UV+</sub>. The driver outputs, VOA and VOB, remain low when the input side of the Si823x is in UVLO and their respective VDD supply (VDDA, VDDB) is within tolerance. Each driver output can enter or exit UVLO independently. For example, VOA unconditionally enters UVLO when VDDA falls below VDDA<sub>UV+</sub> and exits UVLO when VDDA rises above VDDA<sub>UV+</sub>.



Figure 30. Device Behavior during Normal Operation and Shutdown

### 2.6.3. Control Inputs

VIA, VIB, and PWM inputs are high-true, TTL level-compatible logic inputs. A logic high signal on VIA or VIB causes the corresponding output to go high. For PWM input versions (Si8231/4), VOA is high and VOB is low when the PWM input is high, and VOA is low and VOB is high when the PWM input is low.

### 2.6.4. Disable Input

When brought high, the DISABLE input unconditionally drives VOA and VOB low regardless of the states of VIA and VIB. Device operation terminates within  $t_{SD}$  after DISABLE =  $V_{IH}$  and resumes within  $t_{RESTART}$  after DISABLE =  $V_{IL}$ . The DISABLE input has no effect if VDDI is below its UVLO level (i.e., VOA, VOB remain low).

# 2.7. Programmable Dead Time and Overlap Protection

All high-side/low-side drivers (Si8230/1/3/4) include programmable overlap protection to prevent outputs VOA and VOB from being high at the same time. These devices also include programmable dead time, which adds a user-programmable delay between transitions of VOA and VOB. Programmable dead time control sets the amount of time between one output going low and the other output going high. When enabled, dead time is present on all transitions, even after overlap recovery. The amount of dead time delay (DT) is programmed by a single resistor (RDT) connected from the DT input to ground per Equation 1. Note that the dead time pin can be tied to VDDI or left floating to provide a nominal dead time at approximately 400 ps. To aid in noise immunity, place a 0.1  $\mu$ F ceramic capacitor in parallel with RDT. The capacitor should be placed as close to the DT pin as possible.

 $DT \approx 10 \times R_{DT}$  where: DT = dead time (ns) and  $R_{DT}$  = dead time programming resistor (k $\Omega$ )

#### Equation 1.

The device driving VIA and VIB should provide a minimum dead time of TDD to avoid activating overlap protection. Input/output timing waveforms for the two-input drivers are shown in Figure 31. "Input/Output Waveforms for High-Side/Low-Side Two-Input Drivers", and dead time waveforms are shown in Figure 32. "Dead Time Waveforms for High-Side/Low-Side Two-Input Drivers".



Figure 31. Input/Output Waveforms for High-Side/Low-Side Two-Input Drivers



# 3. Application Information

The device is designed to be both flexible and robust to meet a wide range of application requirements, safely survive overloads, and rapidly recover normal operation. To achieve these objectives, the appropriate configuration must be selected and its circuit carefully designed.

## **3.1. Recommended Application Circuits**

The following examples illustrate typical circuit configurations using the Si823x.

### 3.1.1. High-Side/Low-Side Driver

The Figure A in the drawing below shows the Si8230/3 controlled using the VIA and VIB input signals, and Figure B shows the Si8231/4 controlled by a single PWM signal.



Figure 33. Si823x in Half-Bridge Application

For both cases, D1 and CB form a conventional bootstrap circuit that allows VOA to operate as a high-side driver for Q1, which has a maximum drain voltage of 1500 V. The boot-strap start up time will depend on the CB cap chosen. See "AN486: High-Side Bootstrap Design Using Si823x ISODrivers in Power Delivery Systems". VOB is connected as a conventional low-side driver, and, in most cases, VDD2 is the same as VDDB. Note that the input side of the Si823x requires VDD in the range of 4.5 to 5.5 V (2.7 to 5.5 V for Si8237/8), while the VDDA and VDDB output side supplies must be between 6.5 and 24 V with respect to their respective grounds. It is recommended that bypass capacitors of 0.1 and 1 µF value be used on the Si823x input side and that they be located as close to the chip as possible. Moreover, it is recommended that 0.1 and 10 µF bypass capacitors, located as close to the chip as possible, be used on the Si823x output side to reduce high-frequency noise and maximize performance.

### 3.1.2. Dual Driver

Figure 34 shows the Si823x configured as a dual driver. Note that the drain voltages of Q1 and Q2 can be referenced to a common ground or to different grounds with as much as 1500 V dc between them.



Figure 34. Si8232/5/7/8 in a Dual Driver Application

Because each output driver resides on its own die, the relative voltage polarities of VOA and VOB can reverse without damaging the driver. That is, the voltage at VOA can be higher or lower than that of VOB by VDD without damaging the driver. Therefore, a dual driver in a low-side high side/low side drive application can use either VOA or VOB as the high side driver. Similarly, a dual driver can operate as a dual low-side or dual high-side driver and is unaffected by static or dynamic voltage polarity changes.

# 3.2. Power Supply Connections

Isolation requirements mandate individual supplies for VDDI, VDDA, and VDDB. The decoupling caps for these supplies must be placed as close to the VDD and GND pins of the Si823x as possible. The optimum values for these capacitors depend on load current and the distance between the chip and the regulator that powers it. Low effective series resistance (ESR) capacitors, such as Tantalum, are recommended.

# **3.3. Layout Considerations**

The layout considerations are divided into general considerations for the entire device, the logic input side of the device, and the gate driver side. Please refer to "3.1. Recommended Application Circuits" on page 19 for specific parts referenced.

### **3.3.1.** General Considerations

- The bypass capacitors (usually 0.1  $\mu$ F || 10  $\mu$ F) should be placed close to the device's power supply pins and connected to the device with thick and short traces.
- The isolation barrier should have the required distance for the traces, power planes, ground planes, and copper areas on the device's logic input and gate drive sides.
- Safety isolation between gate drivers A and B on the gate driver side is usually not required. If the system needs safety isolation between gate drivers A and B, the trace, power plane, ground plane, and the copper area between the two gate drivers should have the required distance. Even though safety isolation between gate drivers A and B is usually not required, to avoid arcing through the air, the traces operating at high voltage should have some distance (approximately 1 mm per 1 kV) from the low voltage signals.
- The Si823x device is often used in high-power systems with significant switching current and transient voltage. Attention should be paid to the proximity and orientation of the Si823x device and any high-current switching circuits. This should also apply to the traces and components surrounding the Si823x device to avoid unwanted noise coupling.

### 3.3.2. Logic Input Considerations

- Place resistor R<sub>DT</sub> close to the device's dead time (DT) pin.
- If the application requires extremely high common mode transient immunity (CMTI) performance, it is recommended to add a 10 nF capacitor between each of the logic input pins and the logic input ground (GNDI), including the no connect (NC) pins. This will help improve the CMTI performance.
- Using ≥6 mil trace width on all logic input pins is recommended. The interconnection between the controller and the device should be kept from any noisy signals in the system.

### 3.3.3. Gate Driver Considerations

- It is recommended to use ≥20 mil trace width for the VOA/B gate driver traces and their return path.
- For a multiple-layer PCB design, ground and power planes are recommended to create a power supply current path with the least inductance. If there is no dedicated power or ground plane on the gate driver side, please use ≥20 mil trace width for the power supply connections.
- If the design utilizes Y2 capacitors between the logic input and gate drivers, the Y2 capacitors across the isolation barrier should be placed as close as possible to the sides of the device without pins.

### **3.4.** Power Dissipation Considerations

The device's average power dissipation is often required in order to estimate the silicon junction temperature and can be estimated using the equation provided in "AN1339: Driver Power Dissipation Considerations". To solve the equation, the intended supply voltages, the load characteristics, the gate resistor values, and the switching frequency need to be collected. Skyworks provides a Microsoft Excel® based calculator as part of "AN1339: Si82xx ISOdriver Power Dissipation Considerations" to easily estimate the device's power dissipation and silicon junction temperature.

# 4. Electrical Specifications

### Table 6. Electrical Characteristics<sup>1</sup>

2.7 V < VDDI < 5.5 V, VDDA = VDDB = 12 V or 15 V,  $T_A$  = -40 to +125 °C, Typical specs at 25 °C,  $T_J$  = -40 to +150 °C.

| Parameter                                       | Symbol                   | Test Condition                                                                   | Min                   | Тур  | Max        | Unit  |
|-------------------------------------------------|--------------------------|----------------------------------------------------------------------------------|-----------------------|------|------------|-------|
| DC Specifications                               |                          |                                                                                  |                       |      |            |       |
| Input-side power supply voltage                 | VDDI                     | Si8230/1/2/3/4/5<br>Si8237/8                                                     | 4.5<br>2.7            | _    | 5.5<br>5.5 | V     |
| Driver supply voltage                           | VDDA, VDDB               | Voltage between VDDA and GNDA,<br>and VDDB and GNDB<br>(see 1. "Ordering Guide") | 6.5                   | _    | 24         | V     |
| Input supply quiescent current                  | IDDI(Q)                  | Si8230/2/3/5/7/8                                                                 | -                     | 2    | 3          | mA    |
| input supply questent current                   |                          | Si8231/4                                                                         | -                     | 3.5  | 5          | mA    |
| Output supply quiescent current                 | IDDA(Q), IDDB(Q)         | Current per channel                                                              | -                     | _    | 3.0        | mA    |
| Input supply active current                     | IDDI                     | Input freq = 500 kHz, no load                                                    | _                     | 3.5  | _          | mA    |
| Output supply active current                    | IDDA<br>IDDB             | Current per channel with<br>Input freq = 500 kHz, no load                        | -                     | 6    | _          | mA    |
| Input pin leakage current                       | IVIA, IVIB, IPWM         |                                                                                  | -10                   | _    | +10        | μA dc |
| Input pin leakage current<br>(Si8230/1/2/3/4/5) | IDISABLE                 |                                                                                  | -10                   | _    | +10        | μA dc |
| Input pin leakage current (Si8237/8)            |                          |                                                                                  | -1000                 | _    | +1000      |       |
| Logic high input threshold                      | VIH                      |                                                                                  | 2.0                   | _    | —          | V     |
| Logic low input threshold                       | VIL                      |                                                                                  | —                     | _    | 0.8        | V     |
| Input hysteresis                                | VI <sub>HYST</sub>       | Si8230/1/2/3/4/5/7/8                                                             | 400                   | 450  | —          | mV    |
| Logic high output voltage                       | VOAH, VOBH               | IOA, IOB = -1 mA                                                                 | (VDDA/VDDB)<br>- 0.04 | _    | _          | V     |
| Logic low output voltage                        | VOAL, VOBL               | IOA, IOB = 1 mA                                                                  | _                     | —    | 0.04       | V     |
| Output short-circuit pulsed                     |                          | Si8230/1/2/7 (see Figure 35)                                                     | _                     | 0.5  | —          | А     |
| sink current                                    | IOA(SCL), IOB(SCL)       | Si8233/4/5/8 (see Figure 35)                                                     | -                     | 4.0  | —          | А     |
| Output short-circuit pulsed                     |                          | Si8230/1/2/7 (see Figure 36)                                                     | _                     | 0.25 | —          | А     |
| source current                                  | IOA(SCH), IOB(SCH)       | Si8233/4/5/8 (see Figure 36)                                                     | _                     | 2.0  | —          | А     |
|                                                 | 2                        | Si8230/1/2/7                                                                     | -                     | 5.0  | —          | Ω     |
| Output sink resistance                          | R <sub>ON(SINK)</sub>    | Si8233/4/5/8                                                                     | -                     | 1.0  | —          | Ω     |
| Output course registeres                        | P                        | Si8230/1/2/7                                                                     | _                     | 15   | —          | Ω     |
| Output source resistance                        | R <sub>ON</sub> (SOURCE) | Si8233/4/5/8                                                                     | _                     | 2.7  | —          | Ω     |
| VDDI undervoltage threshold                     | VDDI <sub>UV+</sub>      | VDDI rising (Si8230/1/2/3/4/5)                                                   | 3.60                  | 4.0  | 4.45       | v     |
| VDDI undervoltage threshold                     | VDDI <sub>UV-</sub>      | VDDI falling<br>(Si8230/1/2/3/4/5)                                               | 3.30                  | 3.70 | 4.15       | v     |
| VDDI lockout hysteresis                         | VDDI <sub>HYS</sub>      | (Si8230/1/2/3/4/5)                                                               | —                     | 250  | —          | mV    |
| VDDI undervoltage threshold                     | VDDI <sub>UV+</sub>      | VDDI rising (Si8237/8)                                                           | 2.15                  | 2.3  | 2.5        | v     |
| VDDI undervoltage threshold                     | VDDI <sub>UV-</sub>      | VDDI falling (Si8237/8)                                                          | 2.10                  | 2.22 | 2.40       | v     |
| VDDI lockout hysteresis                         | VDDI <sub>HYS</sub>      | (Si8237/8)                                                                       | _                     | 75   | _          | mV    |

# Table 6. Electrical Characteristics<sup>1</sup> (Continued)

 $2.7 \text{ V} < \text{VDDI} < 5.5 \text{ V}, \text{VDDA} = \text{VDDB} = 12 \text{ V or } 15 \text{ V}, \text{ T}_{A} = -40 \text{ to } +125 \text{ °C}, \text{ Typical specs at } 25 \text{ °C}, \text{ T}_{J} = -40 \text{ to } +150 \text{ °C}.$ 

| Parameter                                    | Symbol                                    | Test Condition                                                           | Min  | Тур  | Max  | Unit  |
|----------------------------------------------|-------------------------------------------|--------------------------------------------------------------------------|------|------|------|-------|
| VDDA, VDDB undervoltage threshold            |                                           | VDDA, VDDB rising                                                        |      |      |      |       |
| 5 V threshold                                |                                           |                                                                          | 5.20 | 5.80 | 6.30 | V     |
| 8 V threshold                                | VDDA <sub>UV+</sub> , VDDB <sub>UV+</sub> |                                                                          | 7.50 | 8.60 | 9.40 | V     |
| 10 V threshold                               |                                           |                                                                          | 9.60 | 11.1 | 12.2 | V     |
| 12.5 V threshold                             |                                           |                                                                          | 12.4 | 13.8 | 14.8 | V     |
| VDDA, VDDB undervoltage threshold            |                                           | VDDA, VDDB falling                                                       |      |      |      |       |
| 5 V threshold                                |                                           |                                                                          | 4.90 | 5.52 | 6.0  | V     |
| 8 V threshold                                | VDDA <sub>UV</sub> , VDDB <sub>UV</sub>   |                                                                          | 7.20 | 8.10 | 8.70 | V     |
| 10 V threshold                               |                                           |                                                                          | 9.40 | 10.1 | 10.9 | V     |
| 12.5 V threshold                             |                                           |                                                                          | 11.6 | 12.8 | 13.8 | V     |
| VDDA, VDDB lockout hysteresis                | VDDA <sub>HYS</sub> , VDDB <sub>HYS</sub> | UVLO voltage = 5 V                                                       | _    | 280  | _    | mV    |
| VDDA, VDDB lockout hysteresis                | VDDA <sub>HYS</sub> , VDDB <sub>HYS</sub> | UVLO voltage = 8 V                                                       | _    | 600  | _    | mV    |
| VDDA, VDDB lockout hysteresis                | VDDA <sub>HYS</sub> , VDDB <sub>HYS</sub> | UVLO voltage = 10 V or 12.5 V                                            | _    | 1000 | _    | mV    |
| AC Specifications                            |                                           |                                                                          |      |      |      |       |
| Minimum pulse width                          |                                           |                                                                          | _    | 10   | —    | ns    |
| Propagation delay                            | t <sub>PHL</sub> , t <sub>PLH</sub>       | CL = 200 pF                                                              | _    | 30   | 45   | ns    |
| Pulse width distortion $ t_{PLH} - t_{PHL} $ | PWD                                       |                                                                          | _    | _    | 5.60 | ns    |
| Minimum overlap time <sup>2</sup>            | TDD                                       | DT = VDDI, No-Connect                                                    | _    | 0.4  | —    | ns    |
| Programmed dead time <sup>3</sup>            | DT                                        | RDT = 100 k (see Figure 32)                                              | 730  | 900  | 1170 | ns    |
| Programmed dead time*                        | וט                                        | RDT = 6 k (see Figure 32)                                                | 55   | 70   | 75   | ns    |
| O to the second for the second               |                                           | C <sub>L</sub> = 200 pF (Si8230/1/2/7)                                   | _    | -    | 20   | ns    |
| Output rise and fall time                    | t <sub>R</sub> ,t <sub>F</sub>            | C <sub>L</sub> = 200 pF (Si8233/4/5/8)                                   | _    | _    | 12   | ns    |
| Shutdown time from disable true              | t <sub>SD</sub>                           |                                                                          | _    | -    | 60   | ns    |
| Restart time from disable false              | t <sub>RESTART</sub>                      |                                                                          | _    | -    | 60   | ns    |
| Device start-up time                         | t <sub>start</sub>                        | Time from VDD_= VDD_UV+ to VOA,<br>VOB = VIA, VIB                        | —    | -    | 40   | μs    |
| Common mode transient immunity               | CMTI                                      | VIA, VIB, PWM = VDDI or 0 V,<br>V <sub>CM</sub> = 1500 V (see Figure 37) | 20   | 45   | _    | kV/μs |

1. VDDA = VDDB = 12 V for 5, 8, and 10 V UVLO devices; VDDA = VDDB = 15 V for 12.5 V UVLO devices. 2. TDD is the minimum overlap time without triggering overlap protection (Si8230/1/3/4 only). 3. The largest RDT resistor that can be used is 220 k $\Omega$ .

### 4.1. Test Circuits

Figure 35, Figure 36, and Figure 37 depict sink current, source current, and common-mode transient immunity test circuits, respectively.



Figure 36. IOH Source Current Test Circuit

Si823x



Figure 37. Common Mode Transient Immunity Test Circuit

# 4.2. Safety Certifications and Specifications

#### Table 7. Regulatory Information<sup>1</sup>

| CSA                                                                                                                                                  |
|------------------------------------------------------------------------------------------------------------------------------------------------------|
| The Si823x is certified under CSA. For more details, see Master Contract Number 232873.                                                              |
| 62368-1: Rated up to 600 V <sub>RMS</sub> reinforced insulation working voltage; rated up to 1000 V <sub>RMS</sub> basic insulation working voltage. |
| 60601-1: Rated up to 250 V <sub>RMS</sub> working voltage and two means of patient protection (MOPP).                                                |
| VDE                                                                                                                                                  |
| The Si823x is certified under VDE. For more details, see File 5028467.                                                                               |
| 60747-17: Rated up to 891 V <sub>PEAK</sub> for basic insulation working voltage.                                                                    |
| UL                                                                                                                                                   |
| The Si823x is certified under UL1577 component recognition program. For more details, see File E257455.                                              |
| Rated up to 5.0 kV <sub>RMS</sub> V <sub>ISO</sub> isolation voltage for basic protection.                                                           |
| CQC                                                                                                                                                  |
| The Si823x is certified under GB4943.1.                                                                                                              |
| Rated up to 250 V <sub>RMS</sub> reinforced insulation working voltage at 5000 meters tropical climate.                                              |

1. For more information, see 1. "Ordering Guide".

#### **Table 8. Insulation and Safety-Related Specifications**

| Devenueter                                | Symbol Test Condition |                             |                  | 11               |                  |                  |
|-------------------------------------------|-----------------------|-----------------------------|------------------|------------------|------------------|------------------|
| Parameter                                 | Symbol                | lest condition              | WBSOIC-14/16     | NBSOIC-16        | LGA-14           | Unit             |
| Nominal external air gap (clearance)      | CLR                   |                             | 8.0/7.6          | 3.9              | 3.5              | mm               |
| Nominal external tracking (creepage)      | CRP                   |                             | 8.0/7.6          | 3.9              | 3.5              | mm               |
| Minimum internal gap (internal clearance) | DTI                   |                             | 0.014            | 0.014            | 0.014            | mm               |
| Tracking resistance                       | CTI or PTI            | IEC60112                    | 600              | 600              | 600              | V <sub>RMS</sub> |
| Erosion depth                             | ED                    |                             | 0.019/0.122      | 0.122            | 0.021            | mm               |
| Resistance (input-output) <sup>1</sup>    | R <sub>IO</sub>       | Test voltage = 500 V, 25 °C | 10 <sup>12</sup> | 10 <sup>12</sup> | 10 <sup>12</sup> | Ω                |
| Capacitance (input-output) <sup>1</sup>   | C <sub>IO</sub>       | f = 1 MHz                   | 1.4              | 1.4              | 1.4              | pF               |
| Input capacitance <sup>2</sup>            | CI                    | f = 100 kHz                 | 4.0              | 4.0              | 4.0              | pF               |

1. To determine resistance and capacitance, the device is converted into a 2-terminal device. Pins on Side A are shorted together to form the first terminal, and pins on Side B are shorted together to form the second terminal. The parameters are then measured between these two terminals.

2. Measured from input to ground.

#### Table 9. IEC 60664-1 Ratings

| Parameter             | Test Conditions                                        | Specification |            |        |  |
|-----------------------|--------------------------------------------------------|---------------|------------|--------|--|
| Falameter             | lest conditions                                        | WB SOIC-14/16 | NB SOIC-16 | LGA-14 |  |
| Material Group        |                                                        | I             | I          | I      |  |
|                       | Rated mains voltages $\leq 100 \text{ V}_{\text{RMS}}$ | I-IV          | I-IV       | I-IV   |  |
| Overvoltage category  | Rated mains voltages $\leq$ 150 V <sub>RMS</sub>       | 1-111         | 1-111      | 1-111  |  |
| Over voltage category | Rated mains voltages $\leq$ 300 V <sub>RMS</sub>       | 1-11          | 1-11       | 1-11   |  |
|                       | Rated mains voltages ≤ 600 V <sub>RMS</sub>            | I             | I          | I      |  |

### Table 10. IEC60747-17 Insulation Characteristics<sup>1</sup>

|                                      |                       |                                                                                                                                                                                                                                                                                                                                                                    | Charac            | Characteristic        |                   |  |
|--------------------------------------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|-----------------------|-------------------|--|
| Parameter                            | Symbol Test Condition |                                                                                                                                                                                                                                                                                                                                                                    | WB SOIC-14/<br>16 | NB SOIC-16/<br>LGA-14 | Unit              |  |
| Maximum working isolation voltage    | V <sub>IOWM</sub>     | According to Time-Dependent Dielectric<br>Breakdown (TDDB) Test                                                                                                                                                                                                                                                                                                    | 630               | 396                   | V <sub>RMS</sub>  |  |
| Maximum repetitive isolation voltage | V <sub>IORM</sub>     | According to Time-Dependent Dielectric<br>Breakdown (TDDB) Test                                                                                                                                                                                                                                                                                                    | 891               | 560                   | V <sub>PEAK</sub> |  |
| Apparent charge                      | Q <sub>PD</sub>       | $ \begin{array}{l} \mbox{Method b: At routine test (100% production)} \\ \mbox{and preconditioning (type test);} \\ \mbox{V}_{INI} = 1.2 \times \mbox{V}_{IOTM}, t_{INI} = 1 \mbox{s;} \\ \mbox{V}_{PD(M)} = 1.5 \times \mbox{V}_{IORM}, t_{M} = 1 \mbox{s (method b1) or} \\ \mbox{V}_{PD(M)} = \mbox{V}_{INI}, t_{M} = t_{INI} \mbox{ (method b2)} \end{array} $ | <u>&lt;</u> 5     | <u>&lt;</u> 5         | pC                |  |
| Maximum transient isolation voltage  | V <sub>IOTM</sub>     | $ \begin{array}{l} V_{TEST} = V_{IOTM}, \ t = 60 \ s \ (qualification); \\ V_{TEST} = 1.2 \ x \ V_{IOTM}, \ t = 1 \ s \\ (100\% \ production) \end{array} $                                                                                                                                                                                                        | 6000              | 4000/3535             | V <sub>PEAK</sub> |  |
| Maximum surge isolation voltage      | V <sub>IOSM</sub>     | Tested in oil with 1.3 x $V_{IMP}$ or 10 kV minimum and 1.2 $\mu s/50~\mu s$ profile (qualification)                                                                                                                                                                                                                                                               | 4000              | 4000                  | V <sub>PEAK</sub> |  |
| Maximum impulse voltage              | V <sub>IMP</sub>      | Tested in air with 1.2 $\mu\text{s}/50~\mu\text{s}$ profile (qualification)                                                                                                                                                                                                                                                                                        | 3077              | 3077                  | V <sub>PEAK</sub> |  |
| Isolation resistance                 | R <sub>IO_S</sub>     | T <sub>AMB</sub> = T <sub>S</sub> , V <sub>IO</sub> = 500 V                                                                                                                                                                                                                                                                                                        | >109              | >109                  | Ω                 |  |
| Pollution degree                     |                       |                                                                                                                                                                                                                                                                                                                                                                    | 2                 | 2                     |                   |  |
| Climatic category                    |                       |                                                                                                                                                                                                                                                                                                                                                                    | 40/125/21         | 40/125/21             |                   |  |

1. This coupler is suitable for "basic electrical insulation" only within the maximum operating ratings. Compliance with the safety ratings shall be ensured by means of suitable protective circuits.

| Parameter                                  | Symbol         | Test Condition                                                                                                                                                     |               | Unit       |        |     |
|--------------------------------------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|------------|--------|-----|
| Falameter                                  | Symbol         | lest condition                                                                                                                                                     | WB SOIC-14/16 | NB SOIC-16 | LGA-14 | Ome |
| Safety Temperature                         | Τ <sub>S</sub> |                                                                                                                                                                    | 150           | 150        | 150    | °C  |
| Safety Input, Output, or Supply<br>Current | ١ <sub>S</sub> | Refer to $\theta_{JA}$ in Table 13 on page 28.<br>$V_{DDI} = 5.5 \text{ V}, V_{DDA} = V_{DDB} = 24 \text{ V},$<br>$T_{J} = 150 \text{ °C}, T_{A} = 25 \text{ °C}.$ | 50            | 50         | 50     | mA  |
| Safety Input, Output, or<br>Total Power    | Ps             |                                                                                                                                                                    | 1.2           | 1.2        | 1.2    | W   |

### Table 11. IEC60747-17 Safety Limiting Values<sup>1</sup>

1. Maximum value allowed in the event of a failure. Refer to Figure 38 for the thermal derating curve.



Figure 38. WB SOIC, NB SOIC, LGA-14 Safety Current vs. Ambient Temperature Derating Curve

#### Table 12. UL1577 Insulation Characteristics

| Parameter                              | Symbol           | Test Condition                                                                                                  | Cł            | Unit       |        |                  |
|----------------------------------------|------------------|-----------------------------------------------------------------------------------------------------------------|---------------|------------|--------|------------------|
| runneter                               | Symbol           |                                                                                                                 | WB SOIC-14/16 | NB SOIC-16 | LGA-14 | onit             |
| Maximum withstanding isolation voltage | V <sub>ISO</sub> | $V_{TEST} = V_{ISO}$ , t = 60 s (qualification);<br>$V_{TEST} = 1.2 \times V_{ISO}$ , t = 1 s (100% production) | 5000          | 3750       | 2500   | V <sub>RMS</sub> |

#### **Table 13. Thermal Characteristics**

| Parameter                             | Symbol        | WB SOIC-14/16 | NB SOIC-16 | LGA-14 | Unit |
|---------------------------------------|---------------|---------------|------------|--------|------|
| IC Junction-to-air thermal resistance | $\theta_{JA}$ | 100           | 105        | 105    | °C/W |

| Table 14. A | Absolute | Maximum | Ratings <sup>1</sup> |
|-------------|----------|---------|----------------------|
|-------------|----------|---------|----------------------|

| Parameter                                                       | Symbol                      | Min  | Max                      | Unit |
|-----------------------------------------------------------------|-----------------------------|------|--------------------------|------|
| Storage temperature <sup>2</sup>                                | T <sub>STG</sub>            | -65  | +150                     | °C   |
| Operating temperature                                           | T <sub>A</sub>              | -40  | +125                     | °C   |
| Junction temperature                                            | Tj                          | —    | +150                     | °C   |
| Logic input supply voltage                                      | VDDI                        | -0.6 | 6.0                      | V    |
| Gate driver supply voltage                                      | VDDA, VDDB                  | -0.6 | 30                       | V    |
| Voltage on any pin with respect to ground                       | V <sub>IO</sub>             | -0.5 | V <sub>DD</sub> + 0.5    | V    |
| Output voltage to GND, repeat spike of –2 V for 200 ns, 200 kHz | VOA to GNDA,<br>VOB to GNDB | -2   | V <sub>DDA/B</sub> + 0.5 | V    |
| Lead solder temperature (10 s)                                  |                             | —    | 260                      | °C   |

Permanent device damage may occur if the absolute maximum ratings are exceeded. Functional operation should be restricted to the conditions as specified in the operational sections of this data sheet. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.
 VDE certifies storage temperature from -40 to 150 °C.

# 5. Pin Descriptions



Figure 39. Si8230/3 SOIC-16 Wide and Narrow Pinouts

#### Table 15. Si8230/3 Two-Input HS/LS Isolated Driver (SOIC-16). WB SOIC-14 with IS3 Package Designation (has Pins 12 and 13 missing).

| Pin | Name    | Description                                                                                                                                                                                                                                                                                                                                                                                                              |
|-----|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | VIA     | Non-inverting logic input terminal for Driver A.                                                                                                                                                                                                                                                                                                                                                                         |
| 2   | VIB     | Non-inverting logic input terminal for Driver B.                                                                                                                                                                                                                                                                                                                                                                         |
| 3   | VDDI    | Input-side power supply terminal; connect to a source of 4.5 to 5.5 V.                                                                                                                                                                                                                                                                                                                                                   |
| 4   | GNDI    | Input-side ground terminal.                                                                                                                                                                                                                                                                                                                                                                                              |
| 5   | DISABLE | Device Disable.<br>When high, this input unconditionally drives outputs VOA, VOB LOW. It is strongly recommended that this input<br>be connected to external logic level to avoid erroneous operation due to capacitive noise coupling.                                                                                                                                                                                  |
| 6   | DT      | Dead time programming input.<br>The value of the resistor connected from DT to ground sets the dead time between output transitions of VOA<br>and VOB. Defaults to 400 ps dead time when connected to VDDI or left open (see 2.7. "Programmable Dead<br>Time and Overlap Protection"). If improved noise immunity is desired, a 10 nF capacitor may be added in parallel<br>to the dead time programming resistor (RDT). |
| 7   | NC      | No connection.                                                                                                                                                                                                                                                                                                                                                                                                           |
| 8   | VDDI    | Input-side power supply terminal; connect to a source of 4.5 to 5.5 V.                                                                                                                                                                                                                                                                                                                                                   |
| 9   | GNDB    | Ground terminal for Driver B.                                                                                                                                                                                                                                                                                                                                                                                            |
| 10  | VOB     | Driver B output (low-side driver).                                                                                                                                                                                                                                                                                                                                                                                       |
| 11  | VDDB    | Driver B power supply voltage terminal; connect to a source of 6.5 to 24 V.                                                                                                                                                                                                                                                                                                                                              |
| 12  | NC      | No connection.                                                                                                                                                                                                                                                                                                                                                                                                           |
| 13  | NC      | No connection.                                                                                                                                                                                                                                                                                                                                                                                                           |
| 14  | GNDA    | Ground terminal for Driver A.                                                                                                                                                                                                                                                                                                                                                                                            |
| 15  | VOA     | Driver A output (high-side driver).                                                                                                                                                                                                                                                                                                                                                                                      |
| 16  | VDDA    | Driver A power supply voltage terminal; connect to a source of 6.5 to 24 V.                                                                                                                                                                                                                                                                                                                                              |



Figure 40. Si8231/4 SOIC-16 Wide and Narrow Pinouts

#### Table 16. Si8231/4 PWM Input HS/LS Isolated Driver (SOIC-16). WB SOIC-14 with IS3 Package Designation (has Pins 12 and 13 missing).

| Pin | Name    | Description                                                                                                                                                                                                                                                                                                                                                                                                  |
|-----|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | PWM     | PWM input.                                                                                                                                                                                                                                                                                                                                                                                                   |
| 2   | NC      | No connection.                                                                                                                                                                                                                                                                                                                                                                                               |
| 3   | VDDI    | Input-side power supply terminal; connect to a source of 4.5 to 5.5 V.                                                                                                                                                                                                                                                                                                                                       |
| 4   | GNDI    | Input-side ground terminal.                                                                                                                                                                                                                                                                                                                                                                                  |
| 5   | DISABLE | Device Disable. When high, this input unconditionally drives outputs VOA, VOB LOW. It is strongly recommended that this input be connected to external logic level to avoid erroneous operation due to capacitive noise coupling.                                                                                                                                                                            |
| 6   | DT      | Dead time programming input. The value of the resistor connected from DT to ground sets the dead time between output transitions of VOA and VOB. Defaults to 400 ps dead time when connected to VDDI or left open (see 2.7. "Programmable Dead Time and Overlap Protection"). If improved noise immunity is desired, a 10 nF capacitor may be added in parallel to the dead time programming resistor (RDT). |
| 7   | NC      | No connection.                                                                                                                                                                                                                                                                                                                                                                                               |
| 8   | VDDI    | Input-side power supply terminal; connect to a source of 4.5 to 5.5 V.                                                                                                                                                                                                                                                                                                                                       |
| 9   | GNDB    | Ground terminal for Driver B.                                                                                                                                                                                                                                                                                                                                                                                |
| 10  | VOB     | Driver B output (low-side driver).                                                                                                                                                                                                                                                                                                                                                                           |
| 11  | VDDB    | Driver B power supply voltage terminal; connect to a source of 6.5 to 24 V.                                                                                                                                                                                                                                                                                                                                  |
| 12  | NC      | No connection.                                                                                                                                                                                                                                                                                                                                                                                               |
| 13  | NC      | No connection.                                                                                                                                                                                                                                                                                                                                                                                               |
| 14  | GNDA    | Ground terminal for Driver A.                                                                                                                                                                                                                                                                                                                                                                                |
| 15  | VOA     | Driver A output (high-side driver).                                                                                                                                                                                                                                                                                                                                                                          |
| 16  | VDDA    | Driver A power supply voltage terminal; connect to a source of 6.5 to 24 V.                                                                                                                                                                                                                                                                                                                                  |



Figure 41. Si8232/5/7/8 SOIC-16 Wide and Narrow Pinouts

### Table 17. Si8232/5/7/8 Dual Isolated Driver (SOIC-16). WB SOIC-14 with IS3 Package Designation (has Pins 12 and 13 missing).

| Pin | Name    | Description                                                                                                                                                                                                                       |
|-----|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | VIA     | Non-inverting logic input terminal for Driver A.                                                                                                                                                                                  |
| 2   | VIB     | Non-inverting logic input terminal for Driver B.                                                                                                                                                                                  |
| 3   | VDDI    | Input-side power supply terminal; connect to a source of 4.5 to 5.5 V, (2.7 to 5.5 V for Si8237/8).                                                                                                                               |
| 4   | GNDI    | Input-side ground terminal.                                                                                                                                                                                                       |
| 5   | DISABLE | Device Disable. When high, this input unconditionally drives outputs VOA, VOB LOW. It is strongly recommended that this input be connected to external logic level to avoid erroneous operation due to capacitive noise coupling. |
| 6   | NC      | No connection.                                                                                                                                                                                                                    |
| 7   | NC      | No connection.                                                                                                                                                                                                                    |
| 8   | VDDI    | Input-side power supply terminal; connect to a source of 4.5 to 5.5 V, (2.7 to 5.5 V for Si8237/8).                                                                                                                               |
| 9   | GNDB    | Ground terminal for Driver B.                                                                                                                                                                                                     |
| 10  | VOB     | Driver B output.                                                                                                                                                                                                                  |
| 11  | VDDB    | Driver B power supply voltage terminal; connect to a source of 6.5 to 24 V.                                                                                                                                                       |
| 12  | NC      | No connection.                                                                                                                                                                                                                    |
| 13  | NC      | No connection.                                                                                                                                                                                                                    |
| 14  | GNDA    | Ground terminal for Driver A.                                                                                                                                                                                                     |
| 15  | VOA     | Driver A output.                                                                                                                                                                                                                  |
| 16  | VDDA    | Driver A power supply voltage terminal; connect to a source of 6.5 to 24 V.                                                                                                                                                       |





Figure 42. Si8233 LGA-14 (5x5 mm) Pinout

#### Table 18. Si8233 Two-Input HS/LS Isolated Driver (LGA-14)

| Pin     | Name | Description                                                                                                                                                                                                                                                                                                                                                                                                  |
|---------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| GNDI    | 1    | Input-side ground terminal.                                                                                                                                                                                                                                                                                                                                                                                  |
| VIA     | 2    | Non-inverting logic input terminal for Driver A.                                                                                                                                                                                                                                                                                                                                                             |
| VIB     | 3    | Non-inverting logic input terminal for Driver B.                                                                                                                                                                                                                                                                                                                                                             |
| VDDI    | 4    | Input-side power supply terminal; connect to a source of 4.5 to 5.5 V.                                                                                                                                                                                                                                                                                                                                       |
| DISABLE | 5    | Device Disable. When high, this input unconditionally drives outputs VOA, VOB LOW. It is strongly recommended that this input be connected to external logic level to avoid erroneous operation due to capacitive noise coupling.                                                                                                                                                                            |
| DT      | 6    | Dead time programming input. The value of the resistor connected from DT to ground sets the dead time between output transitions of VOA and VOB. Defaults to 400 ps dead time when connected to VDDI or left open (see 2.7. "Programmable Dead Time and Overlap Protection"). If improved noise immunity is desired, a 10 nF capacitor may be added in parallel to the dead time programming resistor (RDT). |
| VDDI    | 7    | Input-side power supply terminal; connect to a source of 4.5 to 5.5 V.                                                                                                                                                                                                                                                                                                                                       |
| GNDB    | 8    | Ground terminal for Driver B.                                                                                                                                                                                                                                                                                                                                                                                |
| VOB     | 9    | Driver B output (low-side driver).                                                                                                                                                                                                                                                                                                                                                                           |
| VDDB    | 10   | Driver B power supply voltage terminal; connect to a source of 6.5 to 24 V.                                                                                                                                                                                                                                                                                                                                  |
| NC      | 11   | No connection.                                                                                                                                                                                                                                                                                                                                                                                               |
| GNDA    | 12   | Ground terminal for Driver A.                                                                                                                                                                                                                                                                                                                                                                                |
| VOA     | 13   | Driver A output (high-side driver).                                                                                                                                                                                                                                                                                                                                                                          |
| VDDA    | 14   | Driver A power supply voltage terminal; connect to a source of 6.5 to 24 V.                                                                                                                                                                                                                                                                                                                                  |



Figure 43. Si8234 LGA-14 (5x5 mm) Pinout

| Pin     | Name | Description                                                                                                                                                                                                                                                                                                                                                                                                  |
|---------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| GNDI    | 1    | Input-side ground terminal.                                                                                                                                                                                                                                                                                                                                                                                  |
| PWM     | 2    | PWM input.                                                                                                                                                                                                                                                                                                                                                                                                   |
| NC      | 3    | No connection.                                                                                                                                                                                                                                                                                                                                                                                               |
| VDDI    | 4    | Input-side power supply terminal; connect to a source of 4.5 to 5.5 V.                                                                                                                                                                                                                                                                                                                                       |
| DISABLE | 5    | Device Disable. When high, this input unconditionally drives outputs VOA, VOB LOW. It is strongly recommended that this input be connected to external logic level to avoid erroneous operation due to capacitive noise coupling.                                                                                                                                                                            |
| DT      | 6    | Dead time programming input. The value of the resistor connected from DT to ground sets the dead time between output transitions of VOA and VOB. Defaults to 400 ps dead time when connected to VDDI or left open (see 2.7. "Programmable Dead Time and Overlap Protection"). If improved noise immunity is desired, a 10 nF capacitor may be added in parallel to the dead time programming resistor (RDT). |
| VDDI    | 7    | Input-side power supply terminal; connect to a source of 4.5 to 5.5 V.                                                                                                                                                                                                                                                                                                                                       |
| GNDB    | 8    | Ground terminal for Driver B.                                                                                                                                                                                                                                                                                                                                                                                |
| VOB     | 9    | Driver B output (low-side driver).                                                                                                                                                                                                                                                                                                                                                                           |
| VDDB    | 10   | Driver B power supply voltage terminal; connect to a source of 6.5 to 24 V.                                                                                                                                                                                                                                                                                                                                  |
| NC      | 11   | No connection.                                                                                                                                                                                                                                                                                                                                                                                               |
| GNDA    | 12   | Ground terminal for Driver A.                                                                                                                                                                                                                                                                                                                                                                                |
| VOA     | 13   | Driver A output (high-side driver).                                                                                                                                                                                                                                                                                                                                                                          |
| VDDA    | 14   | Driver A power supply voltage terminal; connect to a source of 6.5 to 24 V.                                                                                                                                                                                                                                                                                                                                  |



Figure 44. Si8235 LGA-14 (5x5 mm) Pinout

#### Table 20. Si8235 Dual Isolated Driver (LGA-14)

| Pin     | Name | Description                                                                                                                                                                                                                       |
|---------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| GNDI    | 1    | Input-side ground terminal.                                                                                                                                                                                                       |
| VIA     | 2    | Non-inverting logic input terminal for Driver A.                                                                                                                                                                                  |
| VIB     | 3    | Non-inverting logic input terminal for Driver B.                                                                                                                                                                                  |
| VDDI    | 4    | Input-side power supply terminal; connect to a source of 4.5 to 5.5 V.                                                                                                                                                            |
| DISABLE | 5    | Device Disable. When high, this input unconditionally drives outputs VOA, VOB LOW. It is strongly recommended that this input be connected to external logic level to avoid erroneous operation due to capacitive noise coupling. |
| NC      | 6    | No connection.                                                                                                                                                                                                                    |
| VDDI    | 7    | Input-side power supply terminal; connect to a source of 4.5 to 5.5 V.                                                                                                                                                            |
| GNDB    | 8    | Ground terminal for Driver B.                                                                                                                                                                                                     |
| VOB     | 9    | Driver B output (low-side driver).                                                                                                                                                                                                |
| VDDB    | 10   | Driver B power supply voltage terminal; connect to a source of 6.5 to 24 V.                                                                                                                                                       |
| NC      | 11   | No connection.                                                                                                                                                                                                                    |
| GNDA    | 12   | Ground terminal for Driver A.                                                                                                                                                                                                     |
| VOA     | 13   | Driver A output (high-side driver).                                                                                                                                                                                               |
| VDDA    | 14   | Driver A power supply voltage terminal; connect to a source of 6.5 to 24 V.                                                                                                                                                       |

# 6. Package Outlines

# 6.1. Package Outline: 16-Pin Wide Body SOIC

Figure 45 illustrates the package details for the Si823x in a 16-Pin Wide Body SOIC. Table 21 lists the values for the dimensions shown in the illustration.



Figure 45. 16-Pin Wide Body SOIC
| Dimension | Min      | Max   |
|-----------|----------|-------|
| A         | _        | 2.65  |
| A1        | 0.10     | 0.30  |
| A2        | 2.05     | _     |
| b         | 0.31     | 0.51  |
| c         | 0.20     | 0.33  |
| D         | 10.30    | ) BSC |
| E         | 10.30    | ) BSC |
| E1        | 7.50 BSC |       |
| e         | 1.27     | BSC   |
| L         | 0.40     | 1.27  |
| h         | 0.25     | 0.75  |
| θ         | 0°       | 8°    |
| ααα       | _        | 0.10  |
| bbb       | _        | 0.33  |
| ссс       | _        | 0.10  |
| ddd       | _        | 0.25  |
| eee       | _        | 0.10  |
| fff       | _        | 0.20  |

# Table 21. Package Diagram Dimensions<sup>1,2,3,4</sup>

All dimensions shown are in millimeters (mm) unless otherwise noted.
 Dimensioning and Tolerancing per ANSI Y14.5M-1994.
 This drawing conforms to JEDEC Outline MS-013, Variation AA.
 Recommended reflow profile per JEDEC J-STD-020 specification for small body, lead-free components.

# 6.2. Package Outline: 14-Pin Wide Body SOIC

Figure 46 illustrates the package details for the Si823x in a 14-Pin Wide Body SOIC. Table 22 lists the values for the dimensions shown in the illustration.



Figure 46. Si823x 14-Pin WB SOIC Outline

| Dimension | Min  | Max   |
|-----------|------|-------|
| A         | -    | 2.65  |
| A1        | 0.10 | 0.30  |
| A2        | 2.05 | -     |
| b         | 0.31 | 0.51  |
| c         | 0.20 | 0.33  |
| D         | 10.3 | 0 BSC |
| E         | 10.3 | 0 BSC |
| E1        | 7.50 | ) BSC |
| e         | 1.27 | 7 BSC |
| L         | 0.40 | 1.27  |
| h         | 0.25 | 0.75  |
| Θ         | 0°   | 8°    |
| 888       | -    | 0.10  |
| bbb       | -    | 0.33  |
| ссс       | -    | 0.10  |
| ddd       | -    | 0.25  |
| eee       | -    | 0.10  |
| fff       | -    | 0.20  |

# Table 22. Si823x 14-pin WB SOIC Outline Package Diagram Dimensions<sup>1,2,3,4</sup>

All dimensions shown are in millimeters (mm) unless otherwise noted.
 Dimensioning and Tolerancing per ANSI Y14.5M-1994.
 This drawing conforms to JEDEC Outline MS-013, Variation AA.
 Recommended reflow profile per JEDEC J-STD-020 specification for small body, lead-free components.

# 6.3. Package Outline: 16-Pin Narrow Body SOIC

Figure 47 illustrates the package details for the Si823x in a 16-pin narrow-body SOIC. Table 23 lists the values for the dimensions shown in the illustration.



Figure 47. 16-Pin Small Outline Integrated Circuit (SOIC) Package

| Dimension | Min      | Max  | Dimension | Min  | Max  |
|-----------|----------|------|-----------|------|------|
| А         | _        | 1.75 | L         | 0.40 | 1.27 |
| A1        | 0.10     | 0.25 | L2        | 0.25 | BSC  |
| A2        | 1.25     | —    | h         | 0.25 | 0.50 |
| b         | 0.31     | 0.51 | θ         | 0°   | 8°   |
| с         | 0.17     | 0.25 | ааа       | 0.1  | 10   |
| D         | 9.90 BSC |      | bbb       | 0.1  | 20   |
| E         | 6.00 BSC |      | ссс       | 0.1  | 10   |
| E1        | 3.90 BSC |      | ddd       | 0.1  | 25   |
| е         | 1.27 BSC |      |           |      |      |

| Table 23. 16-Pin Small Outline Integrated Circuit (SOIC) Package Diagram Dimensions <sup>1,2,3,4</sup> |
|--------------------------------------------------------------------------------------------------------|
|--------------------------------------------------------------------------------------------------------|

1. All dimensions shown are in millimeters (mm) unless otherwise noted.

2. Dimensioning and Tolerancing per ANSI Y14.5M-1994.

3. This drawing conforms to the JEDEC Solid State Outline MS-012, Variation AC.

4. Recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components.

#### Si823x

## 6.4. Package Outline: LGA-14 (5 x 5 mm)

Figure 48 illustrates the package details for the Si823x in an LGA outline. Table 24 lists the values for the dimensions shown in the illustration.



Figure 48. Si823x LGA Outline

| Dimension | Min      | Nom      | Max  |
|-----------|----------|----------|------|
| A         | 0.74     | 0.84     | 0.94 |
| b         | 0.25     | 0.30     | 0.35 |
| D         |          | 5.00 BSC |      |
| D1        |          | 4.15 BSC |      |
| e         |          | 0.65 BSC |      |
| E         |          | 5.00 BSC |      |
| E1        | 3.90 BSC |          |      |
| L         | 0.70     | 0.75     | 0.80 |
| L1        | 0.05     | 0.10     | 0.15 |
| ааа       | _        | _        | 0.10 |
| bbb       | _        | _        | 0.10 |
| ссс       | -        | -        | 0.08 |
| ddd       | -        | -        | 0.15 |
| eee       | _        | _        | 0.08 |

All dimensions shown are in millimeters (mm) unless otherwise noted.
 Dimensioning and Tolerancing per ANSI Y14.5M-1994.

### 7. Land Patterns

### 7.1. Land Pattern: 16-Pin Wide Body SOIC

Figure 49 illustrates the recommended land pattern details for the Si823x in a 16-pin wide-body SOIC. Table 25 lists the values for the dimensions shown in the illustration.



Figure 49. 16-Pin SOIC Land Pattern

| Table 25. 16 | -Pin Wide Body | SOIC Land Pattern | Dimensions <sup>1,2</sup> |
|--------------|----------------|-------------------|---------------------------|
|--------------|----------------|-------------------|---------------------------|

| Dimension | Feature            | (mm) |
|-----------|--------------------|------|
| C1        | Pad Column Spacing | 9.40 |
| E         | Pad Row Pitch      | 1.27 |
| X1        | Pad Width          | 0.60 |
| Y1        | Pad Length         | 1.90 |

1. This Land Pattern Design is based on IPC-7351 pattern SOIC127P1032X265-16AN for Density Level B (Median Land Protrusion).

2. All feature sizes shown are at Maximum Material Condition (MMC) and a card fabrication tolerance of 0.05 mm is assumed.

### 7.2. Land Pattern: 14-Pin Wide Body SOIC

Figure 50 illustrates the recommended land pattern details for the Si823x in a 14-pin Wide Body SOIC. Table 26 lists the values for the dimensions shown in the illustration.



#### Figure 50. 14-Pin WB SOIC Land Pattern

### Table 26. 14-Pin WB SOIC Land Pattern Dimensions<sup>1,2</sup>

| Dimension | Feature            | (mm) |
|-----------|--------------------|------|
| C1        | Pad Column Spacing | 9.70 |
| E         | Pad Row Pitch      | 1.27 |
| X1        | Pad Width          | 0.60 |
| Y1        | Pad Length         | 1.60 |

1. This Land Pattern Design is based on IPC-7351 pattern SOIC127P1032X265-16AN for Density Level B (Median Land Protrusion).

2. All feature sizes shown are at Maximum Material Condition (MMC) and a card fabrication tolerance of 0.05 mm is assumed.

### 7.3. Land Pattern: 16-Pin Narrow Body SOIC

Figure 51 illustrates the recommended land pattern details for the Si823x in a 16-pin narrow-body SOIC. Table 27 lists the values for the dimensions shown in the illustration.



Figure 51. 16-Pin Narrow Body SOIC PCB Land Pattern

| Dimension | Feature            | (mm) |
|-----------|--------------------|------|
| C1        | Pad Column Spacing | 5.40 |
| E         | Pad Row Pitch      | 1.27 |
| X1        | Pad Width          | 0.60 |
| Y1        | Pad Length         | 1.55 |

1. This Land Pattern Design is based on IPC-7351 pattern SOIC127P600X165-16N for Density Level B (Median Land Protrusion).

All feature sizes shown are at Maximum Material Condition (MMC) and a card fabrication tolerance of 0.05 mm is assumed.

### 7.4. Land Pattern: LGA-14

Figure 52 illustrates the recommended land pattern details for the Si823x in a 14-pin LGA. Table 28 lists the values for the dimensions shown in the illustration.



Figure 52. 14-Pin LGA Land Pattern

#### Table 28. 14-Pin LGA Land Pattern Dimensions

| Dimension | (mm) |
|-----------|------|
| C1        | 4.20 |
| E         | 0.65 |
| X1        | 0.80 |
| Y1        | 0.40 |

General:

1. All dimensions shown are in millimeters (mm).

2. This Land Pattern Design is based on the IPC-7351 guidelines.

3. All dimensions shown are at Maximum Material Condition (MMC). Least Material Condition (LMC) is calculated based on a Fabrication Allowance of 0.05 mm.

#### Solder Mask Design

1. All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be 60 μm minimum, all the way around the pad.

#### Stencil Design

1. A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release.

2. The stencil thickness should be 0.125 mm (5 mils).

3. The ratio of stencil aperture to land pad size should be 1:1.

#### Card Assembly

1. A No-Clean, Type-3 solder paste is recommended.

2. The recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components.

# 8. Top Markings

# 8.1. Si823x Top Marking (14/16-Pin Wide Body SOIC)



Figure 53. Si823x Top Marking (14/16-Pin Wide Body SOIC)

| Table 29. Si823x Top Marking Explanation (14/16-Pin Wide Body SOIC) |
|---------------------------------------------------------------------|
|---------------------------------------------------------------------|

|                 |                                                | Si823 = ISOdriver product series                            |  |
|-----------------|------------------------------------------------|-------------------------------------------------------------|--|
|                 |                                                | Y = Peak output current                                     |  |
|                 |                                                | 0, 1, 2, 7 = 0.5 A                                          |  |
|                 | Base part number ordering options.             | 3, 4, 5, 8 = 4.0 A                                          |  |
| Line 1 Marking: | (See 1. "Ordering Guide" for more information) | U = UVLO level                                              |  |
|                 |                                                | A = 5 V; B = 8 V; C = 10 V; D = 12.5 V                      |  |
|                 |                                                | V = Isolation rating                                        |  |
|                 |                                                | B = 2.5 kV; C = 3.75 kV; D = 5.0 kV                         |  |
|                 | YY = Year                                      | Assigned by the Assembly House. Corresponds to the year and |  |
| Line 2 Marking: | WW = Workweek                                  | workweek of the mold date.                                  |  |
|                 | TTTTTT = Mfg Code                              | Manufacturing Code from Assembly Purchase Order form.       |  |
|                 | Circle = 1.5 mm diameter                       |                                                             |  |
| Line 2 Markins  | (Center Justified)                             | "e4" Pb-free symbol                                         |  |
| Line 3 Marking: | Country of Origin                              | TM Taiwar (as shown) TH. Theiland                           |  |
|                 | ISO Code Abbreviation                          | TW = Taiwan (as shown), TH = Thailand                       |  |

## 8.2. Si823x Top Marking (16-Pin Narrow Body SOIC)



Figure 54. Si823x Top Marking (16-Pin Narrow Body SOIC)

| Table 30. Si823x Top Marking Explanation | (14/16-Pin Wide Body SOIC) |
|------------------------------------------|----------------------------|
|------------------------------------------|----------------------------|

|                 |                                                | Si823 = ISOdriver product series                            |
|-----------------|------------------------------------------------|-------------------------------------------------------------|
|                 |                                                | Y = Peak output current                                     |
|                 |                                                | 0, 1, 2, 7 = 0.5 A                                          |
|                 | Base part number ordering options.             | 3, 4, 5, 8 = 4.0 A                                          |
| Line 1 Marking: | (See 1. "Ordering Guide" for more information) | U = UVLO level                                              |
|                 |                                                | A = 5 V; B = 8 V; C = 10 V; D = 12.5 V                      |
|                 |                                                | V = Isolation rating                                        |
|                 |                                                | A = 1.0 kV; B = 2.5 kV; C = 3.75 kV                         |
|                 | YY = Year                                      | Assigned by the Assembly House. Corresponds to the year and |
| Line 2 Marking: | WW = Workweek                                  | workweek of the mold date.                                  |
|                 | TTTTTT = Mfg Code                              | Manufacturing Code from Assembly Purchase Order form.       |

### 8.3. Si823x Top Marking (LGA-14)



Figure 55. Si823x Top Marking (LGA-14)

|                 |                                                | Si823 = ISOdriver product series                 |
|-----------------|------------------------------------------------|--------------------------------------------------|
|                 | Base part number ordering options.             | Y = Peak output current                          |
| Line 1 Marking: | (See 1. "Ordering Guide" for more information) | 0, 1, 2 = 0.5 A                                  |
|                 |                                                | 3, 4, 5 = 4.0 A                                  |
|                 |                                                | U = UVLO level                                   |
|                 |                                                | A = 5 V; B = 8 V; C = 10 V; D = 12.5 V           |
| Line 2 Marking: | Ordering entions                               | V = Isolation rating                             |
| Line 2 Marking. | Ordering options                               | A = 1.0 kV; B = 2.5 kV; C = 3.75 kV              |
|                 |                                                | I = $-40$ to $+125$ °C ambient temperature range |
|                 |                                                | M = LGA package type                             |
| Line 3 Marking: | TTTTTT = Mfg Code                              | Manufacturing Code from Assembly.                |
| Line 4 Marking: | Circle = 1.5 mm diameter                       | Pin 1 identifier                                 |
| Line 4 Warking. | YYWW                                           | Manufacturing date code                          |

Si823x

# 9. Revision History

| Revision | Date            | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|----------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| В        | December, 2024  | <ul> <li>Updated Key Features on front page. <ul> <li>Removed QFN.</li> </ul> </li> <li>Updated Table 1. Si823x Ordering Guide" on page 2. <ul> <li>Removed QFN package options.</li> </ul> </li> <li>Updated "Table 8. Insulation and Safety-Related Specifications" on page 26. <ul> <li>Removed QFN.</li> </ul> </li> <li>Updated "Table 9. IEC 60664-1 Ratings" on page 27. <ul> <li>Removed QFN.</li> </ul> </li> <li>Updated "Table 10. IEC60747-17 Insulation Characteristics" on page 27. <ul> <li>Removed QFN.</li> </ul> </li> <li>Updated "Table 10. IEC60747-17 Insulation Characteristics" on page 27. <ul> <li>Removed QFN.</li> </ul> </li> <li>Updated "Table 11. IEC60747-17 Insulation Characteristics" on page 28. <ul> <li>Removed QFN.</li> </ul> </li> <li>Updated "Table 13. Thermal Characteristics" on page 28.</li> <li>Removed QFN.</li> </ul> <li>Updated "Table 13. Thermal Characteristics" on page 28. <ul> <li>Removed QFN.</li> </ul> </li> <li>Updated "Table 14. Absolute Maximum Ratings" on page 29. <ul> <li>Removed QFN.</li> </ul> </li> <li>Updated "Table 14. Absolute Maximum Ratings" on page 29. <ul> <li>Removed QFN.</li> </ul> </li> <li>Updated "Table 17. Si8232/5/7/8 Dual Isolated Driver (SOIC-16). WB SOIC-14 with IS3 Package Designation (has Pins 12 and 13 missing)." on page 32. <ul> <li>Removed QFN.</li> </ul> </li> <li>Updated "Table 18. Si8233 Two-Input HS/LS Isolated Driver (LGA-14)" on page 33.</li> <li>Removed QFN.</li> <li>Updated "Table 19. Si8234 PWM Input HS/LS Isolated Driver (LGA-14)" on page 34. <ul> <li>Removed QFN.</li> </ul> </li> <li>Updated "Table 19. Si8234 PWM Input HS/LS Isolated Driver (LGA-14)" on page 34.</li> <li>Removed QFN.</li> <li>Updated "Table 19. Si8235 Dual Isolated Driver (LGA-14)" on page 35.</li> <li>Removed QFN.</li> <li>Updated "Table 20. Si8235 Dual Isolated Driver (LGA-14)" on page 43.</li> <li>Removed QFN.</li> <li>Updated "Table 20. Si8235 Dual Isolated Driver (LGA-14)" on page 43.</li> <li>Removed QFN.</li> |
| А        | May 2024        | Specifications revised, changed format to comply with new standards.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 2.15     | September, 2019 | Updated 1. Ordering Guide.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 2.14     | June, 2019      | Added automotive grade OPN, Si8230BD-AS, to Ordering Guide for Automotive Grade OPNs.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 2.13     | September, 2018 | <ul> <li>Added automotive grade OPNs in Ordering Guide for Automotive Grade OPNs.</li> <li>Modified power equations in 2.7 Power Dissipation Considerations.</li> <li>Corrected typo for IDISABLE in Table 3.1 Electrical Characteristics on page 24.</li> <li>Reformatted Table 3.5 VDE 0884-10 Insulation Characteristics on page 30.</li> <li>Added Absolute Max rating of -2V/200 ns on output pins in Table 3.8 Absolute Maximum Ratings on page 32.</li> <li>Updated 7.2 Land Pattern: 14-Pin Wide Body SOIC.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 2.12     | May, 2018       | Updated the Ordering Guide for Automotive-Grade OPN options.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 2.1.1    | January, 2018   | Added new table to Ordering Guide for Automotive-Grade OPN options.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 2.1      | October, 2017   | <ul> <li>Added IS3 and IM1 packaging options.</li> <li>Added IEC 62368-1 references throughout.</li> <li>Changed max propagation delay spec from 60 ns to 45 ns based on new test limits.</li> <li>Removed references to IEC 61010.</li> <li>Removed references to IEC 60747, replaced with references to VDE 0884-10.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 1.9      | July, 2017      | Updated Ordering Guide to designate tape and reel packaging option.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 1.8      | May, 2016       | Converted document from Framemaker to DITA.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |

Si823x

| Revision | Date           | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|----------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1.7      | April, 2015    | <ul> <li>Updated Table 2 on page 11.</li> <li>Added CQC certificate numbers.</li> <li>Updated Table 3 on page 12.</li> <li>Updated Table 5 on page 13.</li> <li>Updated V<sub>pR</sub> for WBSOIC-16.</li> <li>Updated Table 8 on page 14.</li> <li>Removed Io and added Peak Output Current specifications.</li> <li>Updated Equation 1 example on page 23.</li> <li>Updated Figure 43 on page 30.</li> <li>Updated Figure 44 on page 31.</li> <li>Updated Ordering Guide Table 18 on page 39.</li> <li>Removed Note 2.</li> </ul>                                                                                                                                                                                                                                                   |
| 1.6      | April, 2014    | <ul> <li>Updated Table 18, Ordering Part Numbers.</li> <li>Added Revision D Ordering Part Numbers.</li> <li>Removed all Ordering Part Numbers of previous revisions.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 1.5      | March, 2014    | <ul> <li>Updated Table 1, input and output supply current.</li> <li>Added references to AEC-Q100 qualified throughout.</li> <li>Changed all 60747-5-2 references to 60747-5-5.</li> <li>Added references to CQC throughout.</li> <li>Updated pin descriptions throughout.</li> <li>Corrected dead time default to 400 ps from 1 ns.</li> <li>Updated Table 18, Ordering Part Numbers.</li> <li>Removed moisture sensitivity level table notes.</li> </ul>                                                                                                                                                                                                                                                                                                                             |
| 1.4      | May, 2013      | <ul> <li>Updated "6. Ordering Guide" on page 39.</li> <li>Updated "3 V VDDI Ordering Options".</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 1.3      | May, 2013      | <ul> <li>Added Si8237/8 throughout.</li> <li>Updated Table 1. Electrical Characteristics on page 6.</li> <li>Updated Figure 4. IOL Sink Current Test Circuit on page 9.</li> <li>Updated Figure 5. IOH Source Current Test Circuit on page 9.</li> <li>Added Figure 6. Common Mode Transient Immunity Test Circuit on page 10.</li> <li>Updated Table 10. Si823x Family Truth Table to include Notes 1 and 2.</li> <li>Updated 3.8. Programmable Dead Time and Overlap Protection on page 28.</li> <li>Removed references to Figures 26A and 26B.</li> <li>Updated Table 18. Ordering Part Numbers.</li> <li>Added table note.</li> </ul>                                                                                                                                             |
| 1.2      | June, 2012     | <ul> <li>Updated "6. Ordering Guide" on page 38.</li> <li>Updated moisture sensitivity level (MSL) for all package types.</li> <li>Updated Table 8 on page 13.</li> <li>Added junction temperature spec.</li> <li>Updated Table 2 on page 10 with new notes.</li> <li>Updated Figures 18, 19, 20, and 21 to reflect correct y-axis scaling.</li> <li>Updated Figures 13 on page 30.</li> <li>Updated 4.3. Dual Driver with Thermally Enhanced Package (Si8236).</li> <li>Updated 7. Package Outline: 16-Pin Wide Body SOIC on page 41.</li> <li>Updated 19. Package Diagram Dimensions on page 42.</li> <li>Change references to 1.5 kV<sub>RMS</sub> rated devices to 1.0 kV<sub>RMS</sub> throughout.</li> <li>Updated 3.5. Power Dissipation Considerations on page 22.</li> </ul> |
| 1.1      | February, 2011 | <ul> <li>Updated Features on page 1.</li> <li>Updated CMTI specification.</li> <li>Updated Table 1 on page 6.</li> <li>Updated CMTI specification.</li> <li>Updated Table 6, IEC 60747-5-2 Insulation Characteristics.</li> <li>Updated "4.2 Dual Driver".</li> <li>Updated 6. Ordering Guide.</li> <li>Replaced pin descriptions on page 1 with chip graphics.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                            |
| 1.0      | August, 2010   | <ul> <li>Updated Tables 3, 4, 5, and 6.</li> <li>Updated 8. Ordering Guide.</li> <li>Added 5 V UVLO ordering options</li> <li>Added Device Marking sections.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |

| Revision | Date           | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|----------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0.3      | April, 2010    | <ul> <li>Moved Sections 2, 3, and 4 to after Section 5.</li> <li>Updated Tables 15, 16, and 17.</li> <li>Removed Si8230, Si8231, and Si8232 from pinout and from title.</li> <li>Updated and added Ordering Guide footnotes.</li> <li>Updated UVLO specifications in Table 1 on page 6.</li> <li>Added PWD and Output Supply Active Current specifications in Table 1.</li> <li>Updated and added typical operating condition graphs in 3. Typical Operating Characteristics (0.5 Amp) and 4. Typical Operating Characteristics (4.0 Amp).</li> </ul> |
| 0.2      | December, 2009 | <ul> <li>Updated all specs to reflect latest silicon revision.</li> <li>Updated Table 1 on page 12 to include new UVLO options.</li> <li>Updated Table 2 on page 15 to reflect new maximum package isolation ratings</li> <li>Added Figures 14, 15, 16, and 17.</li> <li>Updated Ordering Guide to reflect new package offerings.</li> <li>Added "6.6.3 Under Voltage Lockout (UVLO)" on page 26 to describe UVLO operation.</li> </ul>                                                                                                               |
| 0.11     | May, 2008      | Initial release.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |

Copyright © 2008-2019, 2024 Skyworks Solutions, Inc. All Rights Reserved.

Information in this document is provided in connection with Skyworks Solutions, Inc. ("Skyworks") products or services. These materials, including the information contained herein, are provided by Skyworks as a service to its customers and may be used for informational purposes only by the customer. Skyworks assumes no responsibility for errors or omissions in these materials or the information contained herein. Skyworks may change its documentation, products, services, specifications or product descriptions at any time, without notice. Skyworks makes no commitment to update the materials or information and shall have no responsibility whatsoever for conflicts, incompatibilities, or other difficulties arising from any future changes.

No license, whether express, implied, by estoppel or otherwise, is granted to any intellectual property rights by this document. Skyworks assumes no liability for any materials, products or information provided hereunder, including the sale, distribution, reproduction or use of Skyworks products, information or materials, except as may be provided in Skyworks' Terms and Conditions of Sale.

THE MATERIALS, PRODUCTS AND INFORMATION ARE PROVIDED "AS IS" WITHOUT WARRANTY OF ANY KIND, WHETHER EXPRESS, IMPLIED, STATUTORY, OR OTHERWISE, INCLUDING FITNESS FOR A PARTICULAR PURPOSE OR USE, MERCHANTABILITY, PERFORMANCE, QUALITY OR NON-INFRINGEMENT OF ANY INTELLECTUAL PROPERTY RIGHT; ALL SUCH WARRANTIES ARE HEREBY EXPRESSLY DISCLAIMED. SKYWORKS DOES NOT WARRANT THE ACCURACY OR COM-PLETENESS OF THE INFORMATION, TEXT, GRAPHICS OR OTHER ITEMS CONTAINED WITHIN THESE MATERIALS. SKYWORKS SHALL NOT BE LIABLE FOR ANY DAMAGES, INCLUDING BUT NOT LIMITED TO ANY SPECIAL, INDIRECT, INCIDENTAL, STATUTORY, OR CONSEQUENTIAL DAMAGES, INCLUDING WITHOUT LIM-ITATION, LOST REVENUES OR LOST PROFITS THAT MAY RESULT FROM THE USE OF THE MATERIALS OR INFORMATION, WHETHER OR NOT THE RECIPIENT OF MATERIALS HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.

Skyworks products are not intended for use in medical, lifesaving or life-sustaining applications, or other equipment in which the failure of the Skyworks products could lead to personal injury, death, physical or environmental damage. Skyworks customers using or selling Skyworks products for use in such applications do so at their own risk and agree to fully indemnify Skyworks for any damages resulting from such improper use or sale.

Customers are responsible for their products and applications using Skyworks products, which may deviate from published specifications as a result of design defects, errors, or operation of products outside of published parameters or design specifications. Customers should include design and operating safeguards to minimize these and other risks. Skyworks assumes no liability for applications assistance, customer product design, or damage to any equipment resulting from the use of Skyworks products outside of Skyworks' published specifications or parameters.

Skyworks, the Skyworks symbol, Sky5<sup>®</sup>, SkyOne<sup>®</sup>, SkyBlue<sup>™</sup>, Skyworks Green<sup>™</sup>, ClockBuilder<sup>®</sup>, DSPLL<sup>®</sup>, ISOmodem<sup>®</sup>, ProSLIC<sup>®</sup>, SiPHY<sup>®</sup>, and RFelC<sup>®</sup> are trademarks or registered trademarks of Skyworks Solutions, Inc. or its subsidiaries in the United States and other countries. Third-party brands and names are for identification purposes only and are the property of their respective owners. Additional information, including relevant terms and conditions, posted at www.skyworksinc.com, are incorporated by reference.