UCC21755-Q1 SLUSEM9A - SEPTEMBER 2022 - REVISED JUNE 2024 # UCC21755-Q1 Automotive 10A Source/Sink Reinforced Isolated Single Channel Gate Driver for SiC/IGBT with Active Protection, Isolated Analog Sensing and High-CMTI #### 1 Features - 5.7kV<sub>RMS</sub> single-channel isolated gate driver - AEC-Q100 Qualified with the following results: - Device temperature grade 1: -40°C to +125°C ambient operating temperature range - **Functional Safety Quality-Managed** - Documentation available to aid functional safety system design - SiC MOSFETs and IGBTs up to 2121V<sub>pk</sub> - 33V maximum output drive voltage (VDD-VEE) - ±10A drive strength and split output - 150V/ns minimum CMTI - 200ns response time fast DESAT protection with 5V threshold - 4A internal active Miller clamp - 400mA soft turn-off when fault happens - Isolated analog sensor with PWM output for - Temperature sensing with NTC, PTC, or thermal diode - High voltage DC-link or phase voltage - Alarm FLT on overcurrent and reset from RST/EN - Fast enable/disable response on RST/EN - Reject <40ns noise transient and pulse on input - 12V VDD UVLO with power good on RDY - Inputs/outputs with over- or under-shoot transient voltage immunity up to 5V - 130ns (maximum) propagation delay and 30ns (maximum) pulse/part skew - SOIC-16 DW package with creepage and clearance distance > 8mm - Operating junction temperature -40°C to 150°C ## 2 Applications - Traction inverter for EVs - On-board charger and charging pile - DC/DC converter for HEV/EVs ### 3 Description The UCC21755-Q1 is a galvanic isolated single channel gate driver designed for SiC MOSFETs and IGBTs up to 2121V DC operating voltage with advanced protection features, best-in-class dynamic performance, and robustness. UCC21755-Q1 has up to ±10A peak source and sink current. The input side is isolated from the output side with SiO<sub>2</sub> capacitive isolation technology, supporting up to 1.5kV<sub>RMS</sub> working voltage, 12.8kV<sub>PK</sub> surge immunity with longer than 40-years isolation barrier life, as well as providing low part-to-part skew, and >150V/ns common mode noise immunity (CMTI). The UCC21755-Q1 includes the state-of-art protection features, such as fast overcurrent and short circuit detection, fault reporting, active Miller clamp, and input and output side power supply UVLO to optimize SiC and IGBT switching behavior and robustness. The isolated analog to PWM sensor can be utilized for easier temperature or voltage sensing, further increasing the drivers' versatility and simplifying the system design effort, size, and cost. #### **Device Information** | PART NUMBER | PACKAGE <sup>(1)</sup> | BODY SIZE (NOM) | | | |-------------|------------------------|-----------------|--|--| | UCC21755-Q1 | DW (SOIC-16) | 10.3mm × 7.5mm | | | For all available packages, see Section 13. **Device Pin Configuration** # **Table of Contents** | 1 Features1 | 7.1 Overview | |----------------------------------------|-------------------| | 2 Applications | 7.2 Functional B | | 3 Description | 7.3 Feature Des | | 4 Pin Configuration and Functions3 | 7.4 Device Fund | | 5 Specifications4 | 8 Applications an | | 5.1 Absolute Maximum Ratings4 | 8.1 Application I | | 5.2 ESD Ratings4 | 8.2 Typical Appl | | 5.3 Recommended Operating Conditions4 | 9 Power Supply F | | 5.4 Thermal Information5 | 10 Layout | | 5.5 Power Ratings5 | 10.1 Layout Gui | | 5.6 Insulation Specifications5 | 10.2 Layout Exa | | 5.7 Safety Limiting Values6 | 11 Device and Do | | 5.8 Electrical Characteristics7 | 11.1 Device Sup | | 5.9 Switching Characteristics9 | 11.2 Documenta | | 5.10 Insulation Characteristics Curves | 11.3 Receiving N | | 5.11 Typical Characteristics11 | 11.4 Support Re | | 6 Parameter Measurement Information15 | 11.5 Trademarks | | 6.1 Propagation Delay15 | 11.6 Electrostati | | 6.2 Input Deglitch Filter16 | 11.7 Glossary | | 6.3 Active Miller Clamp17 | 12 Revision Histo | | 6.4 Undervoltage Lockout (UVLO)17 | 13 Mechanical, Pa | | 6.5 Desaturation (DESAT) Protection20 | Information | | 7 Detailed Description 22 | | | 7.1 Overview | . 22 | |-------------------------------------------------------|------| | 7.2 Functional Block Diagram | | | 7.3 Feature Description | | | 7.4 Device Functional Modes | | | 8 Applications and Implementation | .30 | | 8.1 Application Information | 30 | | 8.2 Typical Application | . 30 | | 9 Power Supply Recommendations | | | 10 Layout | .42 | | 10.1 Layout Guidelines | | | 10.2 Layout Example | | | 11 Device and Documentation Support | | | 11.1 Device Support | .44 | | 11.2 Documentation Support | 44 | | 11.3 Receiving Notification of Documentation Updates. | | | 11.4 Support Resources | | | 11.5 Trademarks | | | 11.6 Electrostatic Discharge Caution | | | 11.7 Glossary | | | 12 Revision History | . 44 | | 13 Mechanical, Packaging, and Orderable | | | Information | . 45 | # **4 Pin Configuration and Functions** Figure 4-1. UCC21755-Q1 DW SOIC (16) Top View **Table 4-1. Pin Functions** | NAME | NO. | | DESCRIPTION | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | | NO. | I/O | DESCRIPTION | | | | AIN | 1 | I | Isolated analog sensing input, parallel a small capacitor to COM for better noise immunity. Tie to COM if unused. | | | | DESAT | 2 | I | Desaturation current protection input. Tie to COM if unused. | | | | СОМ | 3 | Р | Common ground reference, connecting to emitter pin for IGBT and source pin for SiC-MOSFET | | | | OUTH | 4 | 0 | Gate driver output pullup | | | | VDD | 5 | Р | Positive supply rail for gate drive voltage. Bypass with a >10-µF capacitor to COM to support specified gate driver source peak current capability. Place decoupling capacitor close to the pin. | | | | OUTL | 6 | 0 | Gate driver output pulldown | | | | CLMPI | 7 | Internal Active Miller clamp, connecting this pin directly to the gate of the power transistor. Leave floating tie to VEE if unused. | | | | | VEE 8 P Negative supply rail for gate drive voltage. Bypass with a >10-μF capacitor to COM to support specifid driver sink peak current capability. Place decoupling capacitor close to the pin. | | Negative supply rail for gate drive voltage. Bypass with a >10-µF capacitor to COM to support specified gate driver sink peak current capability. Place decoupling capacitor close to the pin. | | | | | GND | 9 | Р | Input power supply and logic ground reference | | | | IN+ | 10 | I | Non-inverting gate driver control input. Tie to VCC if unused. | | | | IN- | 11 | I | Inverting gate driver control input. Tie to GND if unused. | | | | RDY | 12 | 0 | Power good for VCC-GND and VDD-COM. RDY is open-drain configuration and can be paralleled with other RDY signals. | | | | FLT | 13 | 0 | Active low fault alarm output upon overcurrent or short circuit. FLT is in open-drain configuration and can be paralleled with other faults. | | | | RST/EN | 14 | I | The RST/EN serves two purposes: 1) Enables or shuts down the output side. The FET is turned off by a regular turn-off, if pin EN is set to low; 2) Resets the DESAT condition signaled on the FLT pin if the pin RST/EN is set to low for more than 1000 ns. A reset of signal FLT is asserted at the rising edge of pin RST/EN. For automatic RESET function, this pin only serves as an EN pin. Enable or shutdown the output side. The FET is turned off by a regular turn-off, if pin EN is set to low. Tie to IN+ for automatic reset. | | | | VCC | 15 | Р | Input power supply from 3 V to 5.5 V. Bypass with a >1-μF capacitor to GND. Place decoupling capacitor close to the pin. | | | | APWM | 16 | 0 | Isolated analog sensing PWM output. Leave floating if unused. | | | # **5 Specifications** ## 5.1 Absolute Maximum Ratings Over operating free-air temperature range (unless otherwise noted)(1) | | | MIN | MAX | UNIT | |-------------------------------------|---------------------------------|---------|---------|------| | VCC | VCC - GND | -0.3 | 6 | V | | VDD | VDD - COM | -0.3 | 36 | V | | VEE | VEE - COM | -17.5 | 0.3 | V | | V <sub>MAX</sub> | VDD - VEE | -0.3 | 36 | V | | IN+, IN-, RST/EN | DC | GND-0.3 | VCC | V | | IIN+, IIN-, ROT/EIN | Transient, less than 100 ns (2) | GND-5.0 | VCC+5.0 | V | | DESAT | | COM-0.3 | VDD+0.3 | V | | AIN | Reference to COM | -0.3 | 5 | V | | OUTH OUTL CLMD | DC | VEE-0.3 | VDD | V | | OUTH, OUTL, CLMPI | Transient, less than 100 ns (2) | VEE-5.0 | VDD+5.0 | V | | RDY, FLT, APWM | | GND-0.3 | VCC | V | | I <sub>FLT</sub> , I <sub>RDY</sub> | FLT and RDY pin input current | | 20 | mA | | I <sub>APWM</sub> | APWM pin output current | | 20 | mA | | T <sub>J</sub> | Junction Temperature | -40 | 150 | °C | | T <sub>stg</sub> | Storage Temperature | -65 | 150 | °C | <sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime ### 5.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|---------------------------------------------------------|-------|------| | V | Electrostatic discharge | Human body model (HBM), per AEC Q100-002 <sup>(1)</sup> | ±4000 | \/ | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per AEC Q100-011 | ±1500 | V | <sup>(1)</sup> AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification. ### 5.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | , , | MIN | MAX | UNIT | |---------------------|--------------------------------------------|---------|---------|------| | VCC | VCC-GND | 3 | 5.5 | V | | VDD | VDD-COM | 13 | 33 | V | | VEE | VEE-COM | -16 | 0 | V | | V <sub>MAX</sub> | VDD-VEE | | 33 | V | | IN+, IN-, | Reference to GND, High level input voltage | 0.7xVCC | VCC | V | | RST/EN | Reference to GND, Low level input voltage | 0 | 0.3xVCC | V | | AIN | Reference to COM | 0.6 | 4.5 | V | | t <sub>RST/EN</sub> | Minimum pulse width that reset the fault | 1000 | | ns | | T <sub>A</sub> | Ambient temperature | -40 | 125 | °C | | T <sub>J</sub> | Junction temperature | -40 | 150 | °C | Product Folder Links: UCC21755-Q1 <sup>(2)</sup> Values are verified by characterization on bench. ### **5.4 Thermal Information** | | | UCC21755-Q1 | | |-----------------------|----------------------------------------------|-------------|------| | | THERMAL METRIC <sup>(1)</sup> | DW (SOIC) | UNIT | | | | 16 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 68.3 | °C/W | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 27.5 | °C/W | | R <sub>0JB</sub> | Junction-to-board thermal resistance | 32.9 | °C/W | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 14.1 | °C/W | | $\Psi_{JB}$ | Junction-to-board characterization parameter | 32.3 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. # 5.5 Power Ratings | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------|----------------------------------------|----------------------------------------|-----|-----|-----|------| | P <sub>D</sub> | Maximum power dissipation (both sides) | VCC = 5V, VDD-COM = 20V, COM-VEE = | | | 985 | mW | | P <sub>D1</sub> | , | 5V, IN+/- = 5V, 150kHz, 50% Duty Cycle | | | 20 | mW | | P <sub>D2</sub> | Maximum power dissipation (side-2) | for 10nF load, T <sub>a</sub> = 25°C | | | 965 | mW | # **5.6 Insulation Specifications** | | PARAMETER | TEST CONDITIONS | VALUE | UNIT | |-------------------|----------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|-------|------------------| | GENERA | L | | | | | CLR | External clearance <sup>(1)</sup> | Shortest terminal-to-terminal distance through air | > 8 | mm | | CPG | External creepage <sup>(1)</sup> | Shortest terminal-to-terminal distance across the package surface | > 8 | mm | | DTI | Distance through the insulation | Minimum internal gap (internal clearance) | > 17 | μm | | СТІ | Comparative tracking index | DIN EN 60112 (VDE 0303-11); IEC 60112 | > 600 | V | | | Material Group | According to IEC 60664–1 | ı | | | | Overvoltage Category per IEC 60664–1 | Rated mains voltage ≤ 300 V <sub>RMS</sub> | I-IV | | | | | Rated mains voltage ≤ 600 V <sub>RMS</sub> | I-IV | | | | | Rated mains voltage ≤ 1000 V <sub>RMS</sub> | 1-111 | | | DIN V VD | DE 0884-11 (VDE V 0884-11): 2017-01 <sup>(2)</sup> | | | | | V <sub>IORM</sub> | Maximum repetitive peak isolation voltage | AC voltage (bipolar) | 2121 | V <sub>PK</sub> | | V <sub>IOWM</sub> | Maximum isolation working voltage | AC voltage (sine wave); time-dependent dielectric breakdown (TDDB) test | 1500 | V <sub>RMS</sub> | | | | DC voltage | 2121 | V <sub>DC</sub> | | | | V <sub>TEST</sub> = V <sub>IOTM</sub> , t = 60 s (qualification test) | 8000 | V <sub>PK</sub> | | V <sub>IOTM</sub> | Maximum transient isolation voltage | V <sub>TEST</sub> = 1.2 × V <sub>IOTM</sub> , t = 1 s (100% production test) | 8000 | V <sub>PK</sub> | | V <sub>IOSM</sub> | Maximum surge isolation voltage <sup>(3)</sup> | Test method per IEC 62368-1, 1.2/50 $\mu$ s waveform, V <sub>TEST</sub> = 1.6 × V <sub>IOSM</sub> = 12800 V <sub>PK</sub> (qualification) | 8000 | V <sub>PK</sub> | Copyright © 2024 Texas Instruments Incorporated Submit Document Feedback ### 5.6 Insulation Specifications (continued) | | PARAMETER | TEST CONDITIONS | VALUE | UNIT | |------------------|-------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|------------------| | | | Method a: After I/O safety test subgroup 2/3, $V_{ini}$ = $V_{IOTM}$ , $t_{ini}$ = 60 s; $V_{pd(m)}$ = 1.2 × $V_{IORM}$ = 2545 $V_{PK}$ , $t_m$ = 10 s | ≤ 5 | | | UL 1577 | Apparent charge <sup>(4)</sup> | Method a: After environmental tests subgroup 1, $V_{ini} = V_{IOTM}$ , $t_{ini} = 60 \text{ s}$ ; $V_{pd(m)} = 1.6 \times V_{IORM}$ = 3394 $V_{PK}$ , $t_m = 10 \text{ s}$ | ≤ 5 | рС | | | | Method b1: At routine test (100% production) and preconditioning (type test), $V_{ini} = V_{IOTM}$ , $t_{ini} = 1$ s; $V_{pd(m)} = 1.875 \times V_{IORM} = 3977 \ V_{PK}$ , $t_m = 1$ s | ≤ 5 | | | C <sub>IO</sub> | Barrier capacitance, input to output <sup>(5)</sup> | $V_{IO} = 0.5 \times \sin(2\pi ft), f = 1 \text{ MHz}$ | ~ 1 | pF | | | | V <sub>IO</sub> = 500 V, T <sub>A</sub> = 25°C | ≥ 10 <sup>12</sup> | | | R <sub>IO</sub> | Insulation resistance, input to output <sup>(5)</sup> | $V_{IO} = 500 \text{ V}, \ 100^{\circ}\text{C} \le T_{A} \le 125^{\circ}\text{C}$ | ≥ 10 <sup>11</sup> | Ω | | | | V <sub>IO</sub> = 500 V at T <sub>S</sub> = 150°C | ≥ 10 <sup>9</sup> | | | | Pollution degree | | 2 | | | | Climatic category | | 40/125/21 | | | UL 1577 | | | ' | | | V <sub>ISO</sub> | Withstand isolation voltage | $\begin{aligned} &V_{TEST}=V_{ISO}=5700\ V_{RMS},t=60\ s\ (qualification),\\ &V_{TEST}=1.2\times V_{ISO}=6840\ V_{RMS},t=1\ s\ (100\%\\ &production) \end{aligned}$ | 5700 | V <sub>RMS</sub> | - (1) Apply creepage and clearance requirements according to the specific equipment isolation standards of an application. Care must be taken to maintain the creepage and clearance distance of a board design to ensure that the mounting pads of the isolator on the printed circuit board (PCB) do not reduce this distance. Creepage and clearance on a PCB become equal in certain cases. Techniques such as inserting grooves and ribs on the PCB are used to help increase these specifications. - (2) This coupler is suitable for *safe electrical insulation* only within the safety ratings. Compliance with the safety ratings shall be ensured by means of suitable protective circuits. - (3) Testing is carried out in air or oil to determine the intrinsic surge immunity of the isolation barrier. - 4) Apparent charge is electrical discharge caused by a partial discharge (pd). - (5) All pins on each side of the barrier tied together creating a two-pin device. ### 5.7 Safety Limiting Values Safety limiting<sup>(1)</sup> intends to minimize potential damage to the isolation barrier upon failure of input or output circuitry. A failure of the I/O can allow low resistance to ground or the supply and, without current limiting, dissipate sufficient power to overheatthe die and damage the isolation barrier, potentially leading to secondary system failures. | PARAMETER | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------|-----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|-----|-----|------|------| | Is | Safety input, output, or supply current | $R_{\theta JA} = 68.3^{\circ}C/W, V_{DD} = 15 \text{ V}, V_{EE} = -5\text{V},$<br>$T_{J} = 150^{\circ}C, T_{A} = 25^{\circ}C$ | | | 61 | mA | | | | $R_{\theta JA} = 68.3^{\circ}C/W, V_{DD} = 20 \text{ V}, V_{EE} = -5\text{V},$<br>$T_{J} = 150^{\circ}C, T_{A} = 25^{\circ}C$ | | | 49 | IIIA | | Ps | Safety input, output, or total power | $R_{\theta JA} = 68.3^{\circ}C/W, V_{DD} = 20 \text{ V}, V_{EE} = -5\text{V},$<br>$T_{J} = 150^{\circ}C, T_{A} = 25^{\circ}C$ | | | 1220 | mW | | T <sub>S</sub> | Maximum safety temperature | | | | 150 | °C | (1) The maximum safety temperature, T<sub>S</sub>, has the same value as the maximum junction temperature, T<sub>J</sub>, specified for the device. The I<sub>S</sub> and P<sub>S</sub> parameters represent the safety current and safety power respectively. The maximum limits of I<sub>S</sub> and P<sub>S</sub> should not be exceeded. These limits vary with the ambient temperature, T<sub>A</sub>. The junction-to-air thermal resistance, R<sub>qJA</sub>, in the Thermal Information table is that of a device installed on a high-K test board for leaded surface-mount packages. Use these equations to calculate the value for each parameter: T<sub>J</sub> = T<sub>A</sub> + R<sub>qJA</sub> ´P, where P is the power dissipated in the device. T<sub>J(max)</sub> = T<sub>S</sub> = T<sub>A</sub> + R<sub>qJA</sub> ´P<sub>S</sub>, where T<sub>J(max)</sub> is the maximum allowed junction temperature. P<sub>S</sub> = I<sub>S</sub> ´V<sub>I</sub>, where VI is the maximum supply voltage. Product Folder Links: UCC21755-Q1 ## **5.8 Electrical Characteristics** VCC = 3.3 V or 5.0 V, 1- $\mu$ F capacitor from VCC to GND, VDD–COM = 20 V, 18 V or 15 V, COM–VEE = 5 V, 8 V or 15 V, C<sub>L</sub> = 100pF, -40°C<T<sub>J</sub><150°C (unless otherwise noted)<sup>(1)(2)</sup>. | C_ 100p1, | 10°C <t<sub>J&lt;150°C (unless otherwise note</t<sub> | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |--------------------------|-------------------------------------------------------|----------------------------------------------------------------------------|--------|------|-------|------| | VCC UVI O TU | | TEST CONDITIONS | IVIIIN | 111 | IVIAA | UNIT | | | RESHOLD AND DELAY | | 0.55 | 0.7 | 0.05 | | | V <sub>VCC_ON</sub> | NOO OND | | 2.55 | 2.7 | 2.85 | V | | V <sub>VCC_OFF</sub> | VCC - GND | | 2.35 | 2.5 | 2.65 | V | | V <sub>VCC_HYS</sub> | | | | 0.2 | | V | | t <sub>VCCFIL</sub> | VCC UVLO deglitch time | | | 10 | | μs | | t <sub>VCC+ to OUT</sub> | VCC UVLO on delay to output high | IN+ = VCC, IN- = GND | 28 | 37.8 | 50 | μs | | t <sub>VCC- to</sub> OUT | VCC UVLO off delay to output low | | 5 | 10 | 15 | μs | | t <sub>VCC+ to RDY</sub> | VCC UVLO on delay to RDY high | RST/EN = VCC | 30 | 37.8 | 50 | μs | | t <sub>VCC- to RDY</sub> | VCC UVLO off delay to RDY low | INCIPLIVE VOC | 5 | 10 | 15 | μs | | VDD UVLO TH | RESHOLD AND DELAY | | | | | | | V <sub>VDD_ON</sub> | | | 10.5 | 12 | 12.8 | V | | V <sub>VDD_OFF</sub> | VDD - COM | | 9.9 | 10.7 | 11.8 | V | | V <sub>VDD_HYS</sub> | _ | | | 0.8 | | V | | t <sub>VDDFIL</sub> | VDD UVLO deglitch time | | | 5 | | μs | | t <sub>VDD+ to OUT</sub> | VDD UVLO on delay to output high | | 2 | 5 | 8 | μs | | t <sub>VDD- to OUT</sub> | VDD UVLO off delay to output low | IN+ = VCC, IN- = GND | | 5 | 10 | µs | | t <sub>VDD+ to RDY</sub> | VDD UVLO on delay to RDY high | | | 10 | 15 | μs | | | VDD UVLO off delay to RDY low | RST/EN = VCC | | 10 | 15 | | | VCC VDD OU | ESCENT CURRENT | | | 10 | 13 | μs | | VCC, VDD QUI | ESCENT CORRENT | OUT(1) = 11; f = 01; AIN=2\/ | 2.5 | 2 | 4 | m A | | I <sub>VCCQ</sub> | VCC quiescent current | OUT(H) = High, $f_S$ = 0Hz, AIN=2V | 2.5 | 3 | | mA_ | | | | OUT(L) = Low, f <sub>S</sub> = 0Hz, AIN=2V | 1.45 | 2 | 2.75 | mA | | $I_{VDDQ}$ | VDD quiescent current | OUT(H) = High, f <sub>S</sub> = 0Hz, AIN=2V | 3.6 | 4 | 5.9 | mA | | | | OUT(L) = Low, f <sub>S</sub> = 0Hz, AIN=2V | 3.1 | 3.7 | 5.3 | mA | | | S - IN+, IN- and RST/EN | | | | | | | V <sub>INH</sub> | Input high threshold | | | 1.85 | 2.31 | V | | V <sub>INL</sub> | Input low threshold | VCC=3.3V | 0.99 | 1.52 | | V | | V <sub>INHYS</sub> | Input threshold hysteresis | | | 0.33 | | V | | I <sub>IH</sub> | Input high level input leakage current | V <sub>IN</sub> = VCC | | 90 | | uA | | I <sub>IL</sub> | Input low level input leakage current | V <sub>IN</sub> = GND | | -90 | | uA | | R <sub>IND</sub> | Input pins pull down resistance | | | 55 | | kΩ | | R <sub>INU</sub> | Input pins pull up resistance | | | 55 | | kΩ | | T <sub>INFIL</sub> | IN+, IN– and RST/EN deglitch (ON and OFF) filter time | f <sub>S</sub> = 50kHz | 28 | 40 | 60 | ns | | T <sub>RSTFIL</sub> | Deglitch filter time to reset FLT | | 500 | 650 | 800 | ns | | GATE DRIVER | | | | | | | | I <sub>OUTH</sub> | Peak source current | | | 10 | | A | | I <sub>OUTL</sub> | Peak sink current | $C_L = 0.18 \mu F, f_S = 1 kHz$ | | 10 | | Α | | R <sub>OUTH</sub> (3) | Output pull-up resistance | I <sub>OUTH</sub> = -0.1A | | 2.5 | | Ω | | R <sub>OUTL</sub> | Output pull-down resistance | I <sub>OUTL</sub> = 0.1A | | 0.3 | | Ω | | V <sub>OUTH</sub> | High level output voltage | I <sub>OUTH</sub> = -0.2A, VDD = 18V | | 17.5 | | V | | | <u> </u> | | | 60 | | | | V <sub>OUTL</sub> | Low level output voltage | I <sub>OUTL</sub> = 0.2A | | 00 | | mV | | V <sub>OUTPD</sub> | Output active pull down on OUTL | I <sub>OUTL(typ)</sub> = 0.1×I <sub>OUTL(typ)</sub> ,<br>VDD=OPEN, VEE=COM | 1.5 | 2.0 | 2.5 | V | ### 5.8 Electrical Characteristics (continued) VCC = 3.3 V or 5.0 V, 1- $\mu$ F capacitor from VCC to GND, VDD–COM = 20 V, 18 V or 15 V, COM–VEE = 5 V, 8 V or 15 V, C<sub>L</sub> = 100pF, -40°C<T<sub>J</sub><150°C (unless otherwise noted)<sup>(1)(2)</sup>. | | Parameter | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------|------------------------------------------|---------------------------------------------------------------|------|--------------|------|------| | INTERNAL AC | TIVE MILLER CLAMP | | | | - | | | V <sub>CLMPTH</sub> | Miller clamp threshold voltage | Reference to VEE | 1.5 | 2.0 | 2.5 | V | | V <sub>CLMPI</sub> | Output low clamp voltage | I <sub>CLMPI</sub> = 1A | | VEE +<br>0.5 | | V | | I <sub>CLMPI</sub> | Output low clamp current | V <sub>CLMPI</sub> = 0V, VEE = -2.5V | | 4.0 | | Α | | R <sub>CLMPI</sub> | Miller clamp pull down resistance | I <sub>CLMPI</sub> = 0.2A | | 0.6 | | Ω | | t <sub>DCLMPI</sub> | Miller clamp ON delay time | C <sub>L</sub> = 1.8nF | | 15 | 50 | ns | | SHORT CIRCU | IT CLAMPING | | | | - | | | V <sub>CLP-OUT(H)</sub> | V <sub>OUTH</sub> VDD | OUT = High, $I_{OUT(H)}$ = 500mA,<br>$t_{CLP}$ =10 $\mu$ s | | 0.9 | | V | | V <sub>CLP-OUT(L)</sub> | V <sub>OUTL</sub> -VDD | OUT = High, $I_{OUT(L)}$ = 500mA,<br>$t_{CLP}$ =10 $\mu$ s | | 1.8 | | V | | V <sub>CLP-CLMPI</sub> | V <sub>CLMPI</sub> -VDD | OUT = High, I <sub>CLMPI</sub> = 20mA, t <sub>CLP</sub> =10µs | | 1.0 | | V | | DESAT PROTE | CTION | | | | | | | I <sub>CHG</sub> | Blanking capacitor charge current | V <sub>DESAT</sub> = 2.0V | 430 | 500 | 570 | μA | | I <sub>DCHG</sub> | Blanking capacitor discharge current | V <sub>DESAT</sub> = 6.0V | 10.0 | 15.0 | | mA | | V <sub>DESAT</sub> | Detection threshold | | 4.6 | 5 | 5.47 | V | | t <sub>DESATLEB</sub> | Leading edge blank time | | 150 | 200 | 450 | ns | | t <sub>DESATFIL</sub> | DESAT deglitch filter | | 50 | 140 | 230 | ns | | t <sub>DESATOFF</sub> | DESAT propagation delay to OUTL 90% | | 150 | 200 | 300 | ns | | t <sub>DESATFLT</sub> | DESAT to FLT low delay | | 400 | 580 | 750 | ns | | INTERNAL SOI | FT TURN OFF | | | | ' | | | I <sub>STO</sub> | Soft turn-off current on fault condition | VDD-VEE = 20 V, OUTL = 8 V | 250 | 400 | 570 | mA | | ISOLATED TEN | MPERATURE SENSE AND MONITOR (AIN | –APWM) | | | ' | | | V <sub>AIN</sub> | Analog sensing voltage range | | 0.6 | | 4.5 | V | | I <sub>AIN</sub> | Internal current source | V <sub>AIN</sub> =2.5V, -40°C< T <sub>J</sub> < 150°C | 196 | 203 | 209 | uA | | f <sub>APWM</sub> | APWM output frequency | V <sub>AIN</sub> =2.5V | 380 | 400 | 420 | kHz | | BW <sub>AIN</sub> | AIN-APWM Bandwidth | | | 10 | | kHz | | | APWM Duty Cycle | V <sub>AIN</sub> =0.6V | 86.5 | 88 | 89.5 | % | | $D_{APWM}$ | | V <sub>AIN</sub> =2.5V | 48.5 | 50 | 51.5 | % | | | | V <sub>AIN</sub> =4.5V | 7.5 | 10 | 11.5 | % | | FLT AND RDY | REPORTING | | | | | | | t <sub>RDYHLD</sub> | VDD UVLO RDY low minimum holding time | | 0.55 | | 1 | ms | | t <sub>FLTMUTE</sub> | Output mute time on fault | Reset fault through RST/EN | 0.55 | | 1 | ms | | R <sub>ODON</sub> | Open drain output on resistance | | | 30 | | Ω | | V <sub>ODL</sub> | Open drain low output voltage | I <sub>ODON</sub> = 5mA | | | 0.3 | V | | | DE TRANSIENT IMMUNITY | | | | ' | | | CMTI | Common-mode transient immunity | | 150 | | | V/ns | | | | | | | | | - (1) Currents are positive into and negative out of the specified terminal. - (2) All voltages are referenced to COM unless otherwise notified. - (3) For internal PMOS only. Refer to Driver Stage for effective pull-up resistance. Submit Document Feedback ## **5.9 Switching Characteristics** VCC = 5.0 V, 1- $\mu$ F capacitor from VCC to GND, VDD - COM = 20V, 18V or 15V, COM - VEE = 3 V, 5 V or 8 V, C<sub>L</sub> = 100pF, -40°C<T<sub>J</sub><150°C (unless otherwise noted) | PARAMETER | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |--------------------|----------------------------------------------------------------|-------------------------------------|-----|-----|-----|------| | t <sub>PDLH</sub> | Propagation delay time low-to-high | | 60 | 90 | 130 | ns | | t <sub>PDHL</sub> | Propagation delay time low-to-high | | 60 | 90 | 130 | ns | | PWD | Pulse width distortion (t <sub>PDHL</sub> -t <sub>PDLH</sub> ) | | | | 30 | ns | | t <sub>sk-pp</sub> | Part to part skew | Rising or falling propagation delay | | - | 30 | ns | | t <sub>r</sub> | Driver output rise time | C <sub>L</sub> = 10nF | | 33 | | ns | | t <sub>f</sub> | Driver output fall time | C <sub>L</sub> = 10nF | | 27 | | ns | | f <sub>MAX</sub> | Maximum switching frequency | | | | 1 | MHz | ### **5.10 Insulation Characteristics Curves** Figure 5-3. Thermal Derating Curve for Limiting Power per VDE Submit Document Feedback ### 5.11 Typical Characteristics Submit Document Feedback ### **6 Parameter Measurement Information** ### 6.1 Propagation Delay ### 6.1.1 Non-Inverting and Inverting Propagation Delay Figure 6-1 shows the propagation delay measurement for non-inverting configurations. Figure 6-2 shows the propagation delay measurement with the inverting configurations. Figure 6-1. Non-Inverting Logic Propagation Delay Measurement Figure 6-2. Inverting Logic Propagation Delay Measurement ## **6.2 Input Deglitch Filter** To increase the robustness of gate driver over noise transient and accidental small pulses on the input pins, for example, IN+, IN-, $\overline{RST}/EN$ , a 40-ns deglitch filter filters out the transients and ensures there is no faulty output responses or accidental driver malfunctions. When the IN+ or IN- PWM pulse is smaller than the input deglitch filter width, $T_{INFIL}$ , there are no responses on the OUT drive signal. Figure 6-3 and Figure 6-4 show the IN+ pin ON and OFF pulse deglitch filter effect. Figure 6-5 and Figure 6-6 show the IN- pin ON and OFF pulse deglitch filter effect. Submit Document Feedback ### 6.3 Active Miller Clamp ### 6.3.1 Internal On-Chip Active Miller Clamp For a gate driver application with a unipolar bias supply or a bipolar supply with a small negative turn-off voltage, an active Miller clamp can help add a additional low impedance path to bypass the Miller current and prevent the high dV/dt introduced unintentional turn-on through the Miller capacitance. Figure 6-7 shows the timing diagram for an on-chip internal Miller clamp function. Figure 6-7. Timing Diagram for Internal Active Miller Clamp Function ### 6.4 Undervoltage Lockout (UVLO) Undervoltage lockout (UVLO) is one of the key protection features designed to protect the system in case of bias supply failures on VCC, primary side power supply, and VDD, secondary side power supply. ### 6.4.1 VCC UVLO The VCC UVLO protection details are discussed in this section. Figure 6-8 shows the timing diagram illustrating the definition of UVLO ON/OFF threshold, deglitch filter, response time, RDY and AIN–APWM. Figure 6-8. VCC UVLO Protection Timing Diagram ### 6.4.2 VDD UVLO The VDD UVLO protection details are discussed in this section. Figure 6-9 shows the timing diagram illustrating the definition of UVLO ON/OFF threshold, deglitch filter, response time, RDY and AIN–APWM. Figure 6-9. VDD UVLO Protection Timing Diagram ### 6.5 Desaturation (DESAT) Protection ## 6.5.1 DESAT Protection with Soft Turn-OFF DESAT function is used to detect $V_{DS}$ for SiC-MOSFETs or $V_{CE}$ for IGBTs under overcurrent conditions. Figure 6-10 shows the timing diagram of DESAT operation with soft turn-off during the turning on transition. Figure 6-10. DESAT Protection with Soft Turn-OFF During Turn-ON Transition Submit Document Feedback Figure 6-11 shows the timing diagram of DESAT protection while the power device is already turned on. Figure 6-11. DESAT Protection with Soft Turn-OFF While Power Device is ON ## 7 Detailed Description #### 7.1 Overview The device is an advanced isolated gate driver with state-of-art protection and sensing features for SiC MOSFETs and IGBTs. The device can support up to 2121-V DC operating voltage based on SiC MOSFETs and IGBTs, and can be used to above 10-kW applications such as HEV/EV traction inverter, motor drive, on-board and off-board battery charger, solar inverter, and so forth. The galvanic isolation is implemented by the capacitive isolation technology, which can realize a reliable reinforced isolation between the low voltage DSP/MCU and high voltage side. The ±10-A peak sink and source current of the device can drive the SiC MOSFET modules and IGBT modules directly without an extra buffer. The driver can also be used to drive higher power modules or parallel modules with external buffer stage. The input side is isolated with the output side with a reinforced isolation barrier based on capacitive isolation technology. The device can support up to 1.5-kV<sub>RMS</sub> working voltage, 12.8-kV<sub>PK</sub> surge immunity with longer than 40 years isolation barrier life. The strong drive strength helps to switch the device fast and reduce the switching loss, while the 150-V/ns minimum CMTI ensures the reliability of the system with fast switching speed. The small propagation delay and part-to-part skew can minimize the deadtime setting, so the conduction loss can be reduced. The device includes extensive protection and monitor features to increase the reliability and robustness of the SiC MOSFET and IGBT based systems. The 12-V output side power supply UVLO is suitable for switches with gate voltage ≥ 15 V. The active Miller clamp feature prevents the false turn on causing by Miller capacitance during fast switching. The device has the state-of-art DESAT detection time, and fault reporting function to the low voltage side DSP/MCU. The soft turn off is triggered when the DESAT fault is detected, minimizing the short circuit energy while reducing the overshoot voltage on the switches. The isolated analog to PWM sensor can be used as switch temperature sensing, DC bus voltage sensing, auxiliary power supply sensing, and so on. The PWM signal can be fed directly to DSP/MCU or through a low-pass filter as an analog signal. Product Folder Links: UCC21755-Q1 ### 7.2 Functional Block Diagram ### 7.3 Feature Description ### 7.3.1 Power Supply The input side power supply VCC can support a wide voltage range from 3 V to 5.5 V. The device supports both unipolar and bipolar power supply on the output side, with a wide range from 13 V to 33 V from VDD to VEE. The negative power supply with respect to switch source or emitter is usually adopted to avoid false turn on when the other switch in the phase leg is turned on. The negative voltage is especially important for SiC MOSFET due to its fast switching speed. #### 7.3.2 Driver Stage The device has ±10-A peak drive strength and is suitable for high power applications. The high drive strength can drive a SiC MOSFET module, IGBT module or paralleled discrete devices directly without extra buffer stage. The device can also be used to drive higher power modules or parallel modules with extra buffer stage. Regardless of the values of VDD, the peak sink and source current can be kept at 10 A. The driver features an important safety function wherein, when the input pins are in floating condition, the OUTH/OUTL is held in LOW state. The split output of the driver stage is depicted in Figure 7-1. The driver has rail-to-rail output by implementing a hybrid pull-up structure with a P-Channel MOSFET in parallel with an N-Channel MOSFET, and an N-Channel MOSFET to pulldown. The pull-up NMOS is the same as the pull down NMOS, so the on resistance $R_{NMOS}$ is the same as $R_{OL}$ . The hybrid pull-up structure delivers the highest peak-source current when it is most needed, during the Miller plateau region of the power semiconductor turn-on transient. The $R_{OH}$ in Figure 7-1 represents the on-resistance of the pull-up P-Channel MOSFET. However, the effective pull-up resistance is much smaller than $R_{OH}$ . Because the pullup N-Channel MOSFET has much smaller on-resistance than the P-Channel MOSFET, the pullup N-Channel MOSFET dominates most of the turn-on transient, until the voltage on OUTH pin is about 3 V below VDD voltage. The effective resistance of the hybrid pullup structure during this period is about 2 x $R_{OL}$ . Then the P-Channel MOSFET pulls up the OUTH voltage to VDD rail. The low pullup impedance results in strong drive strength during the turn-on transient, which shortens the charging time of the input capacitance of the power semiconductor and reduces the turn on switching loss. The output pull-up and pull-down resistance can be found in the Electrical Characteristics table. The pulldown structure of the driver stage is implemented solely by a pulldown N-Channel MOSFET. This MOSFET can ensure the OUTL voltage be pulled down to VEE rail. The low pulldown impedance not only results in high sink current to reduce the turn-off time, but also helps to increase the noise immunity considering the Miller effect. Figure 7-1. Gate Driver Output Stage #### 7.3.3 VCC and VDD Undervoltage Lockout (UVLO) The device implements the internal UVLO protection feature for both input and output power supplies VCC and VDD. When the supply voltage is lower than the threshold voltage, the driver output is held as LOW. The output only goes HIGH when both VCC and VDD are out of the UVLO status. The UVLO protection feature not only reduces the power consumption of the driver itself during low power supply voltage condition, but also increases the efficiency of the power stage. For SiC MOSFET and IGBT, the on-resistance reduces while the gate-source voltage or gate-emitter voltage increases. If the power semiconductor is turned on with a low VDD value, the conduction loss increases significantly and can lead to a thermal issue and efficiency reduction of the power stage. The device implements 12-V threshold voltage of VDD UVLO, with 800-mV hysteresis. This threshold voltage is suitable for both SiC MOSFET and IGBT. Submit Document Feedback The UVLO protection block features with hysteresis and deglitch filter, which help to improve the noise immunity of the power supply. During the turn on and turn off switching transient, the driver sources and sinks a peak transient current from the power supply, which can result in sudden voltage drop of the power supply. With hysteresis and UVLO deglitch filter, the internal UVLO protection block will ignore small noises during the normal switching transients. The timing diagrams of the UVLO feature of VCC and VDD are shown in Figure 6-8, and Figure 6-9. The RDY pin on the input side is used to indicate the power good condition. The RDY pin is open drain. During UVLO condition, the RDY pin is held in low status and connected to GND. Normally the pin is pulled up externally to VCC to indicate the power good. The AIN-APWM function stops working during the UVLO status. The APWM pin on the input side will be held LOW. #### 7.3.4 Active Pulldown The device implements an active pulldown feature to ensure the OUTH/OUTL pin clamping to VEE when the VDD is open. The OUTH/OUTL pin is in high-impedance status when VDD is open, the active pulldown feature can prevent the output be false turned on before the device is back to control. Figure 7-2. Active Pulldown ### 7.3.5 Short Circuit Clamping During short circuit condition, the Miller capacitance can cause a current sinking to the OUTH/OUTL/CLMPI pin due to the high dV/dt and boost the OUTH/OUTL/CLMPI voltage. The short circuit clamping feature of the device can clamp the OUTH/OUTL/CLMPI pin voltage to be slightly higher than VDD, which can protect the power semiconductors from a gate-source and gate-emitter overvoltage breakdown. This feature is realized by an internal diode from the OUTH/OUTL/CLMPI to VDD. Figure 7-3. Short Circuit Clamping #### 7.3.6 Internal Active Miller Clamp Active Miller clamp feature is important to prevent the false turn-on while the driver is in OFF state. In applications which the device can be in synchronous rectifier mode, the body diode conducts the current during the deadtime while the device is in OFF state, the drain-source or collector-emitter voltage remains the same and the dV/dt happens when the other power semiconductor of the phase leg turns on. The low internal pull-down impedance of UCC21755-Q1 can provide a strong pulldown to hold the OUTL to VEE. However, external gate resistance is usually adopted to limit the dV/dt. The Miller effect during the turn on transient of the other power semiconductor can cause a voltage drop on the external gate resistor, which boost the gate-source or gate-emitter voltage. If the voltage on $V_{GS}$ or $V_{GE}$ is higher than the threshold voltage of the power semiconductor, a shoot through can happen and cause catastrophic damage. The active Miller clamp feature of UCC21755-Q1 drives an internal MOSFET, which connects to the device gate. The MOSFET is triggered when the gate voltage is lower than $V_{CLMPTH}$ , which is 2 V above VEE, and creates a low impedance path to avoid the false turn on issue. Figure 7-4. Active Miller Clamp Submit Document Feedback ### 7.3.7 Desaturation (DESAT) Protection The UCC21755-Q1 implements a fast overcurrent and short circuit protection feature to protect the IGBT module from catastrophic breakdown during fault. The DESAT pin has a typical 5-V threshold with respect to COM, the source or emitter of the power semiconductor. When the input is in a floating condition or the output is held in low state, the DESAT pin is pulled down by an internal MOSFET and held in the LOW state, which prevents the overcurrent and short circuit fault from false triggering. The internal current source of the DESAT pin is activated only during the driver ON state, which means the overcurrent and short circuit protection feature only works when the power semiconductor is in the ON state. The internal pulldown MOSFET helps to discharge the voltage of the DESAT pin when the power semiconductor is turned off. The UCC21755-Q1 features a 200-ns internal leading edge blanking time after the OUTH switches to high state. The internal current source is activated to charge the external blanking capacitor after the internal leading edge blanking time. The typical value of the internal current source is $500~\mu$ A. Figure 7-5. DESAT Protection #### 7.3.8 Soft Turn-Off The device initiates a soft turn-off when the overcurrent and short circuit protection are triggered. When the overcurrent and short circuit faults occur, the IGBT transits from the active region to the desaturation region very quickly. The channel current is controlled by the gate voltage and decreases softly; thus, the overshoot of the IGBT is limited and prevents the overvoltage breakdown. There is a tradeoff between the overshoot voltage and short circuit energy. The turn-off speed should be slow to limit the overshoot-voltage, but the shutdown time should not be too long that the large energy dissipation can breakdown the device. The 400-mA soft turn-off current of the device ensures the power switches are safely turned off during short circuit events. Figure 6-10 shows the soft turn-off timing diagram. Figure 7-6. Soft Turn-Off ### 7.3.9 Fault (FLT), Reset and Enable (RST/EN) The $\overline{FLT}$ pin of UCC21755-Q1 is open drain and can report a fault signal to the DSP/MCU when the fault is detected through the DESAT pin. The $\overline{FLT}$ pin is pulled down to GND after the fault is detected, and is held low until a reset signal is received from $\overline{RST/EN}$ . The device has a fault mute time $t_{FLTMUTE}$ , within which the device ignores any reset signal. The $\overline{RST}/EN$ is pulled down internally by a 50-k $\Omega$ resistor, and is thus disabled by default when this pin is floating. It must be pulled up externally to enable the driver. The pin has two purposes: - To reset the FLT pin. If the RST/EN pin is pulled low for more than t<sub>RSTFIL</sub> after the mute time t<sub>FLTMUTE</sub>, then the fault signal is reset and FLT returns to a high impedance state upon the next rising edge applied to the RST/EN pin. - To enable and shut down the device. If the RST/EN pin is pulled low for longer than t<sub>RSTFIL</sub>, the driver is disabled and OUTL is activated to pull down the gate of the IGBT or SiC MOSFET. The pin must be pulled up externally to enable the part; otherwise, the device is disabled by default. ### 7.3.10 Isolated Analog to PWM Signal Function The device features an isolated analog to PWM signal function from AIN to APWM pin, which allows the isolated temperature sensing, high voltage dc bus voltage sensing, and so on. An internal current source $I_{AIN}$ in AIN pin is implemented in the device to bias an external thermal diode or temperature sensing resistor. The device encodes the voltage signal $V_{AIN}$ to a PWM signal, passing through the reinforced isolation barrier, and output to APWM pin on the input side. The PWM signal can either be transferred directly to DSP/MCU to calculate the duty cycle, or filtered by a simple RC filter as an analog signal. The AIN voltage input range is from 0.6 V to 4.5 V, and the corresponding duty cycle of the APWM output ranges from 88% to 10%. The duty cycle increases linearly from 10% to 88% while the AIN voltage decreases from 4.5 V to 0.6 V. This corresponds to the temperature coefficient of the negative temperature coefficient (NTC) resistor and thermal diode. When Submit Document Feedback AIN is floating, the AIN voltage is 5 V and the APWM operates at 400 kHz with approximately 10% duty cycle. The accuracy of the duty cycle is $\pm 3\%$ across temperature without one time calibration. The accuracy can be improved using calibration. The accuracy of the internal current source $I_{AIN}$ is $\pm 3\%$ across temperature. The isolated analog to PWM signal feature can also support other analog signal sensing, such as the high voltage DC bus voltage, and so on. The internal current source I<sub>AIN</sub> should be taken into account when designing the potential divider if sensing a high voltage. Figure 7-7. Isolated Analog to PWM Signal #### 7.4 Device Functional Modes Table 7-1 lists the device function. **INPUT OUTPUT** OUTH/ VCC **VDD** VEE IN+ IN-RST/EN AIN **RDY** FLT CLMPI APWM OUTL PU PD PU Х Х Χ Х Low HiZ Low Low Low ΡU HiZ PD ΡU Х Х Х Х Low Low Low Low PU PU Χ HiZ PU Χ Low Χ HiZ Low Low Low PU PU Χ Χ Х Χ Low HiZ HiZ HiZ HiZ Open ΡU Х Х HiZ ΡU Open Х Х Low Low Low Low ΡU Χ HiZ $P^*$ PU ΡU Χ HiZ Low High Low Low ΡU ΡU ΡU Χ HiZ $P^*$ Χ High HiZ High Low Low PU PU PU High High High Χ HiZ HiZ $P^*$ Low Low ΡU PU ΡU Χ HiZ HiZ $P^*$ High Low High High HiZ **Table 7-1. Function Table** PU: Power Up (VCC $\geq$ 2.85 V, VDD $\geq$ 13.1 V, VEE $\leq$ 0 V); PD: Power Down (VCC $\leq$ 2.35 V, VDD $\leq$ 9.9 V); X: Irrelevant; P\*: PWM Pulse; HiZ: High Impedance # 8 Applications and Implementation #### Note Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. Ti's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. ### 8.1 Application Information The device is very versatile because of the strong drive strength, wide range of output power supply, high isolation ratings, high CMTI and superior protection and sensing features. The 1.5-kVRMS working voltage and 12.8-kVPK surge immunity can support up both SiC MOSFET and IGBT modules with DC bus voltage up to 2121 V. The device can be used in both low power and high power applications such as the traction inverter in HEV/EV, on-board charger and charging pile, motor driver, solar inverter, industrial power supplies, and so on. The device can drive the high power SiC MOSFET module, IGBT module or paralleled discrete device directly without external buffer drive circuit based on NPN/PNP bipolar transistor in totem-pole structure, which allows the driver to have more control to the power semiconductor and saves the cost and space of the board design. The device can also be used to drive very high power modules or paralleled modules with external buffer stage. The input side can support power supply and microcontroller signal from 3.3 V to 5 V, and the device level shifts the signal to output side through reinforced isolation barrier. The device has wide output power supply range from 13 V to 33 V and support wide range of negative power supply. This allows the driver to be used in SiC MOSFET applications, IGBT application, and many others. The 12-V UVLO benefits the power semiconductor with lower conduction loss and improves the system efficiency. As a reinforced isolated single channel driver, the device can be used to drive either a low-side or high-side driver. The device features extensive protection and monitoring features, which can monitor, report and protect the system from various fault conditions. - Fast detection and protection for the overcurrent and short circuit fault. The semiconductor is shutdown when the fault is detected and FLT pin is pulled down to indicate the fault detection. The device is latched unless reset signal is received from the RST/EN pin. - Soft turn-off feature to protect the power semiconductor from catastrophic breakdown during overcurrent and short circuit fault. The shutdown energy can be controlled while the overshoot of the power semiconductor is - UVLO detection to protect the semiconductor from excessive conduction loss. Once the device is detected to be in UVLO mode, the output is pulled down and RDY pin indicates the power supply is lost. The device is back to normal operation mode once the power supply is out of the UVLO status. The power good status can be monitored from the RDY pin. - Analog signal seensing with isolated analog to PWM signal feature. This feature allows the device to sense the temperature of the semiconductor from the thermal diode or temperature sensing resistor, or dc bus voltage with resistor divider. A PWM signal is generated on the low voltage side with reinforced isolated from the high voltage side. The signal can be fed back to the microcontroller for the temperature monitoring, voltage monitoring, and and so on. - The active Miller clamp feature protects the power semiconductor from false turn on. - Enable and disable function through the RST/EN pin - Short circuit clamping - Active pulldown ### 8.2 Typical Application Figure 8-1 shows the typical application of a half bridge using two UCC21755-Q1 isolated gate drivers. The half bridge is a basic element in various power electronics applications such as traction inverter in HEV/EV to convert the DC current of the electric vehicle's battery to the AC current to drive the electric motor in the propulsion system. The topology can also be used in motor drive applications to control the operating speed and torque of the AC motors. Product Folder Links: UCC21755-Q1 Figure 8-1. Typical Application Schematic ### 8.2.1 Design Requirements The design of the power system for end equipment should consider some design requirements to ensure the reliable operation of the device through the load range. The design considerations include the peak source and sink current, power dissipation, overcurrent and short circuit protection, AIN-APWM function for analog signal sensing, and so on. A design example for a half bridge based on IGBT is given in this subsection. The design parameters are shown in Table 8-1. | PARAMETER | VALUE | |-----------------------------|--------------| | Input Supply Voltage | 5 V | | IN-OUT Configuration | Noninverting | | Positive Output Voltage VDD | 15 V | | Negative Output Voltage VEE | –5 V | | DC Bus Voltage | 800 V | | Peak Drain Current | 300 A | | Switching Frequency | 50 kHz | | Switch Type | IGBT Module | **Table 8-1. Design Parameters** #### 8.2.2 Detailed Design Procedure #### 8.2.2.1 Input Filters for IN+, IN-, and RST/EN In the applications of traction inverter or motor drive, the power semiconductors are in hard switching mode. With the strong drive strength of the device, the dV/dt can be high, especially for SiC MOSFET. Noise cannot only be coupled to the gate voltage due to the parasitic inductance, but also to the input side as the non-ideal PCB layout and coupled capacitance. The device features a 40-ns internal deglitch filter to IN+, IN- and $\overline{RST}/EN$ pin. Any signal less than 40 ns can be filtered out from the input pins. For noisy systems, external low-pass filter can be added externally to the input pins. Adding low-pass filters to IN+, IN- and $\overline{RST}/EN$ pins can effectively increase the noise immunity and increase the signal integrity. When not in use, the IN+, IN- and $\overline{RST}/EN$ pins should not be floating. IN- should be tied to GND if only IN+ is used for noninverting input to output configuration. The purpose of the low-pass filter is to filter out the high frequency noise generated by the layout parasitics. While choosing the low-pass filter resistors and capacitors, both the noise immunity effect and delay time should be considered according to the system requirements. #### 8.2.2.2 PWM Interlock of IN+ and IN- The device features the PWM interlock for IN+ and IN- pins, which can be used to prevent the phase leg shoot through issue. As shown in Table 7-1, the output is logic low while both IN+ and IN- are logic high. When only IN+ is used, IN- can be tied to GND. To utilize the PWM interlock function, the PWM signal of the other switch in the phase leg can be sent to the IN- pin. As shown in Figure 8-2, the PWM\_T is the PWM signal to top side switch, the PWM\_B is the PWM signal to bottom side switch. For the top side gate driver, the PWM\_T signal is given to the IN+ pin, while the PWM\_B signal is given to the IN- pin; for the bottom side gate driver, the PWM\_B signal is given to the IN+ pin, while PWM\_T signal is given to the IN- pin. When both PWM\_T and PWM\_B signals are high, the outputs of both gate drivers are logic low to prevent the shoot through condition. Figure 8-2. PWM Interlock for a Half Bridge #### 8.2.2.3 FLT, RDY, and RST/EN Pin Circuitry Both $\overline{\text{FLT}}$ and RDY pin are open-drain output. The $\overline{\text{RST/EN}}$ pin has 50-k $\Omega$ internal pulldown resistor, so the driver is in OFF status if the $\overline{\text{RST/EN}}$ pin is not pulled up externally. A 5-k $\Omega$ resistor can be used as pullup resistor for the $\overline{\text{FLT}}$ , RDY, and $\overline{\text{RST/EN}}$ pins. To improve the noise immunity due to the parasitic coupling and common-mode noise, low-pass filters can be added between the $\overline{\text{FLT}}$ , RDY, and $\overline{\text{RST}}/\text{EN}$ pins and the microcontroller. A filter capacitor between 100 pF to 300 pF can be added. Submit Document Feedback Figure 8-3. FLT, RDY, and RST/EN Pins Circuitry #### 8.2.2.4 RST/EN Pin Control $\overline{RST}/EN$ pin has two functions. It is used to enable or shutdown the outputs of the driver and to reset the fault signaled on the $\overline{FLT}$ pin after DESAT is detected. $\overline{RST}/EN$ pin needs to be pulled up to enable the device; when the pin is pulled down, the device is in disabled status. By default the driver is disabled with the internal 50-k $\Omega$ pulldown resistor at this pin. When the driver is latched after DESAT is detected, the $\overline{FLT}$ pin and output are latched low and need to be reset by the $\overline{RST}/EN$ pin. The microcontroller must send a signal to $\overline{RST}/EN$ pin after the fault to reset the driver. The driver will not respond until after the mute time $t_{FLTMUTE}$ . The reset signal must be held low for at least $t_{RSTFIL}$ after the mute time. This pin can also be used to automatically reset the driver. The continuous input signal IN+ or IN- can be applied to $\overline{RST}/EN$ pin. There is no separate reset signal from the microcontroller when configuring the driver this way. If the PWM is applied to the noninverting input IN+, then IN+ can also be tied to $\overline{RST}/EN$ pin. If the PWM is applied to the inverting input IN-, then a NOT logic is needed between the PWM signal from the microcontroller and the $\overline{RST}/EN$ pin. Using either configuration results in the driver being reset in every switching cycle without an extra control signal from microcontroller tied to $\overline{RST}/EN$ pin. One must ensure the PWM off-time is greater than $t_{RSTFIL}$ in order to reset the driver in cause of a DESAT fault. Figure 8-4. Automatic Reset Control #### 8.2.2.5 Turn-On and Turn-Off Gate Resistors The device features split outputs OUTH and OUTL, which enables the independent control of the turn-on and turn-off switching speeds. The turn-on and turn-off resistances determine the peak source and sink current, which control the switching speed. Meanwhile, the power dissipation in the gate driver should be considered to ensure the device is in the thermal limit. At first, the peak source and sink current are calculated as: $$\begin{split} I_{source\_pk} &= min(10A, \frac{VDD - VEE}{R_{OH\_EFF} + R_{ON} + R_{G\_Int}}) \\ I_{sink\_pk} &= min(10A, \frac{VDD - VEE}{R_{OL} + R_{OFF} + R_{G\_Int}}) \end{split} \tag{1}$$ #### Where - R<sub>OH\_EFF</sub> is the effective internal pullup resistance of the hybrid pullup structure, shown in Figure 7-1, which is approximately 2 x R<sub>OL</sub>, about 0.7 Ω. This is the dominant resistance during the switching transient of the pull up structure. - $R_{OI}$ is the internal pulldown resistance, about 0.3 $\Omega$ . - R<sub>ON</sub> is the external turn-on gate resistance. - R<sub>OFF</sub> is the external turn-off gate resistance. - R<sub>G Int</sub> is the internal resistance of the SiC MOSFET or IGBT module. Submit Document Feedback Figure 8-5. Output Model for Calculating Peak Gate Current For example, for an IGBT module based system with the following parameters: - $Q_g = 3300 \text{ nC}$ - R<sub>G\_Int</sub> = 1.7 Ω R<sub>ON</sub>=R<sub>OFF</sub>= 1 Ω The peak source and sink current in this case are: Using 1- $\Omega$ external gate resistance, the peak source current is 5.9 A, the peak sink current is 6.7 A. The collector-to-emitter dV/dt during the turn-on switching transient is dominated by the gate current at the Miller plateau voltage. The hybrid pullup structure ensures the peak source current at the Miller plateau voltage, unless the turn-on gate resistor is too high. The faster the collector-to-emitter, Vce, voltage rises to VDC, the smaller the turn-on switching loss. The dV/dt can be estimated as $Q_{gc}/I_{source\_pk}$ . For the turn-off switching transient, the drain-to-source dV/dt is dominated by the load current, unless the turn-off gate resistor is too high. After V<sub>ce</sub> reaches the DC bus voltage, the power semiconductor is in SATURATION mode and the channel current is controlled by $V_{\text{ge}}$ . The peak sink current determines the dI/dt, which dominates the $V_{\text{ce}}$ voltage overshoot accordingly. If using relatively large turn-off gate resistance, the V<sub>ce</sub> overshoot can be limited. The overshoot can be estimated by: $$\Delta V_{ce} = L_{stray} \cdot I_{load} / ((R_{OFF} + R_{OL} + R_{G\_Int}) \cdot C_{ies} \cdot In(V_{plat} / V_{th}))$$ (3) #### Where - L<sub>strav</sub> is the stray inductance in power switching loop, as shown in Figure 8-6. - I<sub>load</sub> is the load current, which is the turn-off current of the power semiconductor. - C<sub>ies</sub> is the input capacitance of the power semiconductor. - V<sub>plat</sub> is the plateau voltage of the power semiconductor. - V<sub>th</sub> is the threshold voltage of the power semiconductor. Copyright © 2024 Texas Instruments Incorporated Submit Document Feedback Figure 8-6. Stray Parasitic Inductance of IGBTs in a Half-Bridge Configuration The power dissipation should be taken into account to maintain the gate driver within the thermal limit. The power loss of the gate driver includes the quiescent loss and the switching loss, which can be calculated as: $$P_{DR} = P_{Q} + P_{SW} \tag{4}$$ $P_Q$ is the quiescent power loss for the driver, which is $I_q \times (VDD\text{-}VEE) = 5 \text{ mA} \times 20 \text{ V} = 0.100 \text{ W}$ . The quiescent power loss is the power consumed by the internal circuits, such as the input stage, reference voltage, logic circuits, and protection circuits when the driver is switching, when the driver is biased with VDD and VEE, and the charging and discharging current of the internal circuit when the driver is switching. The power dissipation when the driver is switching can be calculated as: $$P_{\text{SW}} = \frac{1}{2} \cdot \left( \frac{R_{\text{OH\_EFF}}}{R_{\text{OH\_EFF}} + R_{\text{ON}} + R_{\text{G\_Int}}} + \frac{R_{\text{OL}}}{R_{\text{OFF}} + R_{\text{G\_Int}}} \right) \cdot \left( \text{VDD} - \text{VEE} \right) \cdot f_{\text{sw}} \cdot Q_{\text{g}} \tag{5}$$ #### Where - Q<sub>g</sub> is the gate charge required at the operation point to fully charge the gate voltage from VEE to VDD. - f<sub>sw</sub> is the switching frequency. In this example, the P<sub>SW</sub> can be calculated as: $$P_{\text{SW}} = \frac{1}{2} \cdot (\frac{R_{\text{OH\_EFF}}}{R_{\text{OH\_EFF}} + R_{\text{ON}} + R_{\text{G\_Int}}} + \frac{R_{\text{OL}}}{R_{\text{OFF}} + R_{\text{G\_Int}}}) \cdot (\text{VDD-VEE}) \cdot f_{\text{sw}} \cdot Q_{\text{g}} = 0.505 \text{W}$$ (6) Thus, the total power loss is: $$P_{DR} = P_{Q} + P_{SW} = 0.10W + 0.505W = 0.605W$$ (7) When the board temperature is 125°C, the junction temperature can be estimated as: $$T_{j} = T_{b} + \psi_{jb} \cdot P_{DR} \approx 150 \,^{\circ} C \tag{8}$$ Therefore, for the application in this example, with 125°C board temperature, the maximum switching frequency is ~50 kHz to keep the gate driver in the thermal limit. By using a lower switching frequency or increasing external gate resistance, the gate driver can be operated at a higher switching frequency. #### 8.2.2.6 Overcurrent and Short Circuit Protection A standard desaturation circuit can be applied to the DESAT pin. If the voltage of the DESAT pin is higher than the threshold $V_{DESAT}$ , the soft turn-off is initiated. A fault will be reported to the input side to DSP/MCU. The output is held to LOW after the fault is detected, and can only be reset by the $\overline{RST}/EN$ pin. The state-of-art overcurrent and short circuit detection time helps to ensure a short shutdown time for SiC MOSFET and IGBT. If DESAT pin is not in use, it must be tied to COM to avoid overcurrent fault false triggering. - Fast reverse recovery high voltage diode is recommended in the desaturation circuit. A resistor is recommended in series with the high voltage diode to limit the inrush current. - A Schottky diode is recommended from COM to DESAT to prevent driver damage caused by negative voltage. - A Zener diode is recommended from COM to DESAT to prevent driver damage caused by positive voltage. #### 8.2.2.7 Isolated Analog Signal Sensing The isolated analog signal sensing feature provides a simple isolated channel for the isolated temperature detection, voltage sensing, and so on. One typical application of this function is the temperature monitor of the power semiconductor. Thermal diodes or temperature sensing resistors are integrated in the SiC MOSFET or IGBT module close to the dies to monitor the junction temperature. The device has an internal 200-µA current source with ±3% accuracy across temperature, which can forward bias the thermal diodes or create a voltage drop on the temperature sensing resistors. The sensed voltage from the AIN pin is passed through the isolation barrier to the input side and transformed to a PWM signal. The duty cycle of the PWM changes linearly from 10% to 88% when the AIN voltage changes from 4.5 V to 0.6 V and can be represented using Equation 9. $$D_{APWM}(\%) = -20 * V_{AIN} + 100$$ (9) ## 8.2.2.7.1 Isolated Temperature Sensing A typical application circuit is shown in Figure 8-7. To sense temperature, the AIN pin is connected to the thermal diode or thermistor which can be discrete or integrated within the power module. A low-pass filter is recommended for the AIN input. Since the temperature signal does not have a high bandwidth, the low-pass filter is mainly used for filtering the noise introduced by the switching of the power device, which does not require stringent control for propagation delay. The filter capacitance for $C_{\rm filt}$ can be chosen between 1 nF to 100 nF and the filter resistance $R_{\rm filt}$ between 1 $\Omega$ to 10 $\Omega$ according to the noise level. The output of APWM is directly connected to the microcontroller to measure the duty cycle dependent on the voltage input at AIN, using Equation 9. Figure 8-7. Thermal Diode or Thermistor Temperature Sensing Configuration When a high-precision voltage supply for VCC is used on the primary side of the device, the duty cycle output of APWM may also be filtered and the voltage measured using the microcontroller's ADC input pin, as shown in Figure 8-8. The frequency of APWM is 400 kHz, so the value for $R_{\text{filt}\_2}$ and $C_{\text{filt}\_2}$ should be such that the cutoff frequency is below 400 kHz. Temperature does not change rapidly, thus the rise time due to the RC constant of the filter is not under a strict requirement. Figure 8-8. APWM Channel with Filtered Output The example below shows the results using a 4.7-k $\Omega$ NTC, NTCS0805E3472FMT, in series with a 3-k $\Omega$ resistor and also the thermal diode using four diode-connected MMBT3904 NPN transistors. The sensed voltage of the 4 MMBT3904 thermal diodes connected in series ranges from about 2.5 V to 1.6 V from 25°C to 135°C, corresponding to 50% to 68% duty cycle. The sensed voltage of the NTC thermistor connected in series with the 3-k $\Omega$ resistor ranges from about 1.5 V to 0.6 V from 25°C to 135°C, corresponding to 70% to 88% duty cycle. The voltage at VAIN of both sensors and the corresponding measured duty cycle at APWM is shown in Figure 8-9. Submit Document Feedback Copyright © 2024 Texas Instruments Incorporated Figure 8-9. Thermal Diode and NTC V<sub>AIN</sub> and Corresponding Duty Cycle at APWM The duty cycle output has an accuracy of $\pm 3\%$ throughout temperature without any calibration, as shown in Figure 8-10 but with single-point calibration at 25°C, the duty accuracy can be improved to $\pm 1\%$ , as shown in Figure 8-11. Figure 8-10. APWM Duty Error Without Calibration Figure 8-11. APWM Duty Error with Single-Point Calibration #### 8.2.2.7.2 Isolated DC Bus Voltage Sensing The AIN to APWM channel may be used for other applications such as the DC-link voltage sensing, as shown in Figure 8-12. The same filtering requirements as given above may be used in this case, as well. The number of attenuation resistors, $R_{atten\_1}$ through $R_{atten\_n}$ , is dependent on the voltage level and power rating of the resistor. The voltage is finally measured across $R_{LV\_DC}$ to monitor the stepped-down voltage of the HV DC-link which must fall within the voltage range of AIN from 0.6 V to 4.5 V. The driver should be referenced to the same point as the measurement reference; thus, in the case shown below, the UCC21755-Q1 is driving the lower IGBT in the half-bridge and the DC-link voltage measurement is referenced to COM. The internal current source $I_{AIN}$ should be taken into account when designing the resistor divider. The AIN pin voltage is: Figure 8-12. DC-Link Voltage Sensing Configuration Submit Document Feedback Copyright © 2024 Texas Instruments Incorporated ## 8.2.2.8 Higher Output Current Using an External Current Buffer To increase the IGBT gate drive current, a noninverting current buffer (such as the NPN/PNP buffer shown in Figure 8-13) can be used. Inverting types are not compatible with the desaturation fault protection circuitry and must be avoided. The MJD44H11/MJD45H11 pair is appropriate for peak currents up to 15 A, the D44VH10/D45VH10 pair is up to 20-A peak. In the case of an overcurrent detection, the soft turn-off (STO) is activated. External components must be added to implement STO instead of normal turn-off speed when an external buffer is used. $C_{STO}$ sets the timing for soft turn-off and $R_{STO}$ limits the inrush current to below the current rating of the internal FET (10A). $R_{STO}$ should be at least (VDD-VEE)/10. The soft turn-off timing is determined by the internal current source of 400 mA and the capacitor $C_{STO}$ . $C_{STO}$ is calculated using Equation 11. $$C_{STO} = \frac{I_{STO} \cdot t_{STO}}{VDD - VEE}$$ (11) - I<sub>STO</sub> is the internal STO current source, 400 mA. - · t<sub>STO</sub> is the desired STO timing. Figure 8-13. Current Buffer for Increased Drive Strength ## 8.2.3 Application Curves Figure 8-14. PWM Input (yellow) and Driver Output (blue) Figure 8-15. AIN Step Input (green) and APWM Output (pink) # 9 Power Supply Recommendations During the turn-on and turn-off switching transient, the peak source and sink current is provided by the VDD and VEE power supply. The large peak current is possible to drain the VDD and VEE voltage level and cause a voltage droop on the power supplies. To stabilize the power supply and ensure a reliable operation, a set of decoupling capacitors are recommended at the power supplies. Considering the device has $\pm 10$ -A peak drive strength and can generate high dV/dt, a $\pm 10$ -pF bypass cap is recommended between VDD and COM, VEE and COM. A $\pm 1$ -pF bypass cap is recommended between VCC and GND due to less current comparing with output side power supplies. A $\pm 1$ -pF decoupling cap is also recommended for each power supply to filter out high frequency noise. The decoupling capacitors must be low ESR and ESL to avoid high frequency noise, and should be placed as close as possible to the VCC, VDD and VEE pins to prevent noise coupling from the system parasitics of PCB layout. ## 10 Layout #### 10.1 Layout Guidelines Due to the strong drive strength of the device, careful considerations must be taken in PCB design. Below are some key points: - The driver should be placed as close as possible to the power semiconductor to reduce the parasitic inductance of the gate loop on the PCB traces. - The decoupling capacitors of the input and output power supplies should be placed as close as possible to the power supply pins. The peak current generated at each switching transient can cause high dl/dt and voltage spike on the parasitic inductance of PCB traces. - The driver COM pin should be connected to the Kelvin connection of SiC MOSFET source or IGBT emitter. If the power device does not have a split Kelvin source or emitter, the COM pin should be connected as close as possible to the source or emitter terminal of the power device package to separate the gate loop from the high power switching loop. - Use a ground plane on the input side to shield the input signals. The input signals can be distorted by the high frequency noise generated by the output side switching transients. The ground plane provides a low-inductance filter for the return current flow. - If the gate driver is used for the low side switch which the COM pin connected to the dc bus negative, use the ground plane on the output side to shield the output signals from the noise generated by the switch node; if the gate driver is used for the high side switch, which the COM pin is connected to the switch node, ground plane should not overlap with any low-side circuitry, and it should be routed independently from the source/emitter power path. - If ground plane is not used on the output side, separate the return path of the DESAT and AIN ground loop from the gate loop ground which has large peak source and sink current. - No PCB trace or copper is allowed under the gate driver. A PCB cutout is recommended to avoid any noise coupling between the input and output side which can contaminate the isolation barrier. # 10.2 Layout Example Figure 10-1. Layout Example # 11 Device and Documentation Support # 11.1 Device Support #### 11.1.1 Third-Party Products Disclaimer TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE. ## 11.2 Documentation Support #### 11.2.1 Related Documentation For related documentation see the following: Isolation Glossary ## 11.3 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. # 11.4 Support Resources TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. ## 11.5 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. All trademarks are the property of their respective owners. #### 11.6 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. ## 11.7 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. ## 12 Revision History NOTE: Page numbers for previous revisions may differ from page numbers in the current version. | C | changes from Revision * (September 2022) to Revision A (June 2024) | Page | |---|--------------------------------------------------------------------|---------------------------| | • | Changed device temperature grade | · · · · · · · · · · · · · | | • | Deleted ESD classifications from Features | 1 | | • | Deleted ESD classifications from Specifications | | | | · · | | Product Folder Links: UCC21755-Q1 # 13 Mechanical, Packaging, and Orderable Information The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Copyright © 2024 Texas Instruments Incorporated Submit Document Feedback www.ti.com 23-May-2025 #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|--------|---------------|----------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------|------------------| | UCC21755QDWRQ1 | Active | Production | SOIC (DW) 16 | 2000 LARGE T&R | Yes | NIPDAU | Level-3-260C-168 HR | -40 to 125 | UCC21755Q | | UCC21755QDWRQ1.A | Active | Production | SOIC (DW) 16 | 2000 LARGE T&R | Yes | NIPDAU | Level-3-260C-168 HR | -40 to 125 | UCC21755Q | | UCC21755QDWRQ1.B | Active | Production | SOIC (DW) 16 | 2000 LARGE T&R | Yes | NIPDAU | Level-3-260C-168 HR | -40 to 125 | UCC21755Q | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. # **PACKAGE MATERIALS INFORMATION** www.ti.com 14-May-2024 ## TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | UCC21755QDWRQ1 | SOIC | DW | 16 | 2000 | 330.0 | 16.4 | 10.75 | 10.7 | 2.7 | 12.0 | 16.0 | Q1 | www.ti.com 14-May-2024 ## \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | |----------------|--------------|-----------------|------|------|-------------|------------|-------------|--| | UCC21755QDWRQ1 | SOIC | DW | 16 | 2000 | 356.0 | 356.0 | 35.0 | | 7.5 x 10.3, 1.27 mm pitch SMALL OUTLINE INTEGRATED CIRCUIT This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details. SOIC ## NOTES: - 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing - per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm, per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm, per side. - 5. Reference JEDEC registration MS-013. SOIC ## NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SOIC #### NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. ## IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated