# VSC8552-02 Datasheet Dual-Port 10/100/1000BASE-T PHY with Synchronous Ethernet and QSGMII/SGMII/RGMII MAC Microsemi Headquarters One Enterprise, Aliso Viejo, CA 92656 USA Within the USA: +1 (800) 713-4113 Outside the USA: +1 (949) 380-6100 Sales: +1 (949) 380-6136 Fax: +1 (949) 215-4996 Email: sales.support@microsemi.com www.microsemi.com ©2018 Microsemi, a wholly owned subsidiary of Microchip Technology Inc. All rights reserved. Microsemi and the Microsemi logo are registered trademarks of Microsemi Corporation. All other trademarks and service marks are the property of their respective owners. Microsemi makes no warranty, representation, or guarantee regarding the information contained herein or the suitability of its products and services for any particular purpose, nor does Microsemi assume any liability whatsoever arising out of the application or use of any product or circuit. The products sold hereunder and any other products sold by Microsemi have been subject to limited testing and should not be used in conjunction with mission-critical equipment or applications. Any performance specifications are believed to be reliable but are not verified, and Buyer must conduct and complete all performance and other testing of the products, alone and together with, or installed in, any end-products. Buyer shall not rely on any data and performance specifications or parameters provided by Microsemi. It is the Buyer's responsibility to independently determine suitability of any products and to test and verify the same. The information provided by Microsemi hereunder is provided "as is, where is" and with all faults, and the entire risk associated with such information is entirely with the Buyer. Microsemi does not grant, explicitly or implicitly, to any party any patent rights, licenses, or any other IP rights, whether with regard to such information itself or anything described by such information. Information provided in this document is proprietary to Microsemi, and Microsemi reserves the right to make any changes to the information in this document or to any products and services at any time without notice. #### **About Microsemi** Microsemi, a wholly owned subsidiary of Microchip Technology Inc. (Nasdaq: MCHP), offers a comprehensive portfolio of semiconductor and system solutions for aerospace & defense, communications, data center and industrial markets. Products include high-performance and radiation-hardened analog mixed-signal integrated circuits, FPGAs, SoCs and ASICs; power management products; timing and synchronization devices and precise time solutions, setting the world's standard for time; voice processing devices; RF solutions; discrete components; enterprise storage and communication solutions, security technologies and scalable anti-tamper products; Ethernet solutions; Power-over-Ethernet ICs and midspans; as well as custom design capabilities and services. Learn more at www.microsemi.com. # **Contents** | 1 | Revisi | on Hist | tory | 1 | |---|--------|----------------|-----------------------------------------------------|----| | | 1.1 | | 14.2 | | | | 1.2 | Revision | n 4.1 | 1 | | | 1.3 | | n 4.0 | | | | 1.4 | | 1 2.0 | | | | ••• | 1 (0 1 10 10 1 | | • | | 2 | Produ | ct Ovei | rview | 2 | | | 2.1 | Key Fea | atures | 3 | | | | 2.1.1 | Low Power | | | | | 2.1.2 | Advanced Carrier Ethernet Support | | | | | 2.1.3 | Wide Range of Support | | | | | 2.1.4 | Flexibility | | | | 2.2 | Block Di | iagram | 4 | | 3 | Functi | onal D | escriptions | 5 | | • | 3.1 | | ng Modes | | | | 3.1 | 3.1.1 | QSGMII/SGMII MAC-to-1000BASE-X Link Partner | | | | | 3.1.2 | QSGMII/SGMII MAC-to-100BASE-FX Link Partner | | | | | 3.1.3 | QSGMII/SGMII MAC-to-AMS and 1000BASE-X Media SerDes | | | | | 3.1.4 | QSGMII/SGMII MAC-to-AMS and 100BASE-FX Media SerDes | | | | | 3.1.5 | QSGMII/SGMII MAC-to-AMS and Protocol Transfer Mode | | | | | 3.1.6 | QSGMII/SGMII MAC-to-Cat5 Link Partner | | | | | 3.1.7<br>3.1.8 | 1000BASE-X MAC-to-Cat5 Link Partner | | | | 3.2 | - | MAC | | | | 3.3 | | MAC Interface | | | | 3.3 | 3.3.1 | SerDes MAC | | | | | 3.3.2 | SGMII MAC | | | | | 3.3.3 | QSGMII MAC | | | | 3.4 | SerDes | Media Interface | 13 | | | | 3.4.1 | QSGMII/RGMII/SGMII to 1000BASE-X | | | | | 3.4.2 | QSGMII/RGMII/SGMII to 100BASE-FX | | | | | 3.4.3 | QSGMII to SGMII Protocol Conversion | | | | | 3.4.4 | Unidirectional Transport for Fiber Media | | | | 3.5 | 3.5.1 | dressing and Port Mapping | | | | | 3.5.1 | SerDes Port Mapping | | | | 3.6 | | visted Pair Media Interface | | | | 0.0 | 3.6.1 | Voltage Mode Line Driver | | | | | 3.6.2 | Cat5 Autonegotiation and Parallel Detection | | | | | 3.6.3 | Automatic Crossover and Polarity Detection | | | | | 3.6.4 | Manual HP Auto-MDIX Setting | | | | | 3.6.5 | Link Speed Downshift | | | | | 3.6.6<br>3.6.7 | Energy Efficient Ethernet | | | | 3.7 | | tic Media Sense Interface Mode | | | | 3.7 | | | | | | ა.0 | 3.8.1 | ce Clock | | | | | 3.8.2 | Single-Ended REFCLK Input | | | | | 3.8.3 | Differential REFCLK Input | | | | 3.9 | Etherne | t Inline Powered Devices | | | 3.10 | IEEE 80 | 02.3af PoE Support | 22 | |-------|------------------|-------------------------------------------------|------| | 3.11 | ActiPHY | Power Management | 22 | | | 3.11.1 | Low Power State | | | | 3.11.2 | Link Partner Wake-Up State | | | | 3.11.3 | Normal Operating State | | | 3.12 | | Recovered Clock Outputs | | | | 3.12.1 | Clock Selection Settings | | | | 3.12.2 | Clock Output Squelch | . 24 | | 3.13 | | lanagement Interface | | | | 3.13.1 | SMI Frames | | | | 3.13.2 | SMI Interrupt | | | 3.14 | | erface | | | | 3.14.1 | LED Modes | | | | 3.14.2 | Extended LED Modes | | | | 3.14.3 | LED Behavior | | | | 3.14.4 | Basic Serial LED Mode | | | | 3.14.5 | Enhanced Serial LED Mode | | | | 3.14.6 | LED Port Swapping | | | 3.15 | | k Failure Indication | | | 3.16 | - | ed Two-Wire Serial Multiplexer | | | | 3.16.1 | Read/Write Access Using the Two-Wire Serial MUX | | | 3.17 | GPIO P | ins | 32 | | 3.18 | Testing | Features | | | | 3.18.1 | Ethernet Packet Generator | | | | 3.18.2 | CRC Counters | | | | 3.18.3 | Far-End Loopback | | | | 3.18.4 | Near-End Loopback | | | | 3.18.5 | Connector Loopback | | | | 3.18.6 | SerDes Loopbacks | | | | 3.18.7 | VeriPHY Cable Diagnostics | | | | 3.18.8<br>3.18.9 | JTAG Boundary Scan JTAG Instruction Codes | | | | | Boundary Scan Register Cell Order | | | 3.19 | | SE-FX Halt Code Transmission and Reception | | | | | · | | | 3.20 | 3.20.1 | ration | | | | 3.20.1 | Initialization | 40 | | Regis | ters | | 44 | | • | | | | | 4.1 | - | r and Bit Conventions | | | 4.2 | | 02.3 and Main Registers | | | | 4.2.1<br>4.2.2 | Mode Control | | | | 4.2.2<br>4.2.3 | Mode Status | | | | 4.2.3<br>4.2.4 | Device Identification | | | | 4.2.5 | Link Partner Autonegotiation Capability | | | | 4.2.6 | Autonegotiation Expansion | | | | 4.2.7 | Transmit Autonegotiation Next Page | | | | 4.2.8 | Autonegotiation Link Partner Next Page Receive | | | | 4.2.9 | 1000BASE-T Control | | | | 4.2.10 | 1000BASE-T Status | | | | 4.2.11 | MMD Access Control Register | | | | 4.2.12 | MMD Address or Data Register | 52 | | | 4.2.13 | 1000BASE-T Status Extension 1 | | | | 4.2.14 | 100BASE-TX/FX Status Extension | | | | 4.2.15 | 1000BASE-T Status Extension 2 | | | | 4.2.16 | Bypass Control | . 54 | 4 | | 4047 | | | |-----|----------|---------------------------------------------------------------|----| | | 4.2.17 | Error Counter 1 | | | | 4.2.18 | Error Counter 2 | | | | 4.2.19 | Error Counter 3 | | | | 4.2.20 | Extended Control and Status | | | | 4.2.21 | Extended PHY Control Set 1 | 56 | | | 4.2.22 | Extended PHY Control Set 2 | 57 | | | 4.2.23 | Interrupt Mask | 58 | | | 4.2.24 | Interrupt Status | | | | 4.2.25 | Device Auxiliary Control and Status | | | | 4.2.26 | LED Mode Select | | | | 4.2.27 | LED Behavior | | | | 4.2.28 | Extended Page Access | | | 4.0 | _ | <u> </u> | | | 4.3 | | d Page 1 Registers | | | | 4.3.1 | SerDes Media Control | | | | 4.3.2 | Cu Media CRC Good Counter | | | | 4.3.3 | Extended Mode Control | | | | 4.3.4 | ActiPHY Control | | | | 4.3.5 | PoE and Miscellaneous Functionality | | | | 4.3.6 | Ethernet Packet Generator Control 1 | | | | 4.3.7 | Ethernet Packet Generator Control 2 | 67 | | 4.4 | Extende | d Page 2 Registers | 67 | | | 4.4.1 | Cu PMD Transmit Control | | | | 4.4.2 | EEE Control | | | | 4.4.3 | RGMII Settings | | | | 4.4.4 | Ring Resiliency Control | | | 4.5 | | · · | | | 4.5 | | d Page 3 Registers | | | | 4.5.1 | MAC SerDes PCS Control | | | | 4.5.2 | MAC SerDes PCS Status | | | | 4.5.3 | MAC SerDes Clause 37 Advertised Ability | | | | 4.5.4 | MAC SerDes Clause 37 Link Partner Ability | | | | 4.5.5 | MAC SerDes Status | | | | 4.5.6 | Media SerDes Transmit Good Packet Counter | 75 | | | 4.5.7 | Media SerDes Transmit CRC Error Counter | 75 | | | 4.5.8 | Media SerDes PCS Control | 75 | | | 4.5.9 | Media SerDes PCS Status | 76 | | | 4.5.10 | Media SerDes Clause 37 Advertised Ability | 76 | | | 4.5.11 | Media SerDes Clause 37 Link Partner Ability | | | | 4.5.12 | Media SerDes Status | | | | 4.5.13 | Fiber Media CRC Good Counter | | | | 4.5.14 | Fiber Media CRC Error Counter | | | 4.6 | | | | | 4.0 | 4.6.1 | Purpose Registers | | | | 4.6.1 | | | | | | SIGDET/GPIO Control | | | | 4.6.3 | GPIO Control 2 | | | | 4.6.4 | GPIO Input | | | | 4.6.5 | GPIO Output | | | | 4.6.6 | GPIO Pin Configuration | | | | 4.6.7 | Microprocessor Command | | | | 4.6.8 | MAC Configuration and Fast Link | 82 | | | 4.6.9 | Two-Wire Serial MUX Control 1 | | | | 4.6.10 | Two-Wire Serial MUX Control 2 | | | | 4.6.11 | Two-Wire Serial MUX Data Read/Write | | | | 4.6.12 | Recovered Clock 1 Control | | | | 4.6.13 | Recovered Clock 2 Control | | | | 4.6.14 | Enhanced LED Control | | | | 4.6.15 | Global Interrupt Status | | | | 4.6.16 | Extended Revision ID | | | 4.7 | | 45 Registers to Support Energy Efficient Ethernet and 802.3bf | | | 4.1 | Clause 2 | +o rregiotero to oupport energy enicient etnemet and ouz.on | 01 | | | | 4.7.1 | PCS Status 1 | | |---|---------|----------------|---------------------------------------------------------|------| | | | 4.7.2 | EEE Capability | | | | | 4.7.3 | EEE Wake Error Counter | | | | | 4.7.4 | EEE Advertisement | | | | | 4.7.5 | EEE Link Partner Advertisement | . 88 | | 5 | Electri | cal Sn | ecifications | 91 | | | 5.1 | | racteristics | | | | 5.1 | 5.1.1 | VDD25 | | | | | 5.1.2 | LED and GPIO | | | | | 5.1.3 | Internal Pull-Up or Pull-Down Resistors | | | | | 5.1.4 | Reference Clock | | | | | 5.1.5 | SerDes Interface (SGMII) | | | | | 5.1.6 | Enhanced SerDes Interface (QSGMII) | | | | | 5.1.7 | Current Consumption | | | | | 5.1.8 | Thermal Diode | | | | 5.2 | | racteristics | | | | | 5.2.1<br>5.2.2 | Reference Clock | | | | | 5.2.3 | SerDes Outputs | | | | | 5.2.4 | SerDes Driver Jitter | | | | | 5.2.5 | SerDes Inputs | . 99 | | | | 5.2.6 | SerDes Receiver Jitter Tolerance | | | | | 5.2.7 | Enhanced SerDes Interface | | | | | 5.2.8<br>5.2.9 | Basic Serial LEDs | | | | | 5.2.9 | JTAG Interface | | | | | 5.2.11 | RGMII, Uncompensated | | | | | 5.2.12 | RGMII, Compensated | | | | | 5.2.13 | Serial Management Interface | | | | | 5.2.14 | Reset Timing | 108 | | | 5.3 | Operatir | ng Conditions | 109 | | | 5.4 | Stress F | Ratings | 109 | | ^ | D: D - | | | 140 | | 6 | | | ons | | | | 6.1 | | tifications | | | | 6.2 | _ | gram | | | | 6.3 | - | Function | | | | | 6.3.1 | GPIO and SIGDET | | | | | 6.3.2 | JTAG Miscellaneous | | | | | 6.3.4 | Power Supply | | | | | 6.3.5 | SGMII/SerDes/QSGMII MAC Interface | | | | | 6.3.6 | SerDes Media Interface | | | | | 6.3.7 | Serial Management Interface | | | | | 6.3.8 | Twisted Pair Interface | 118 | | 7 | Doolso | aa lafa | armo ation | 110 | | 7 | | • | ormation | | | | 7.1 | • | e Drawing | | | | 7.2 | | Specifications | | | | 7.3 | Moisture | e Sensitivity | 121 | | 0 | Doois | o Cono | iderations | 100 | | 8 | • | | iderations | | | | 8.1 | | tus LED remains on while COMA_MODE pin is asserted high | | | | 8.2 | | se stretch enable turns off LED pins | | | | 8.3 | AMS an | d 100BASE-FX | 122 | | | 8.4 | 10BASE-T signal amplitude | 122 | |---|--------|-------------------------------------------------------------------------------------------|-----| | | 8.5 | 10BASE-T link recovery failures | 122 | | | 8.6 | SNR degradation and link drops | 122 | | | 8.7 | Clause 45 register 3.22 | 122 | | | 8.8 | Clause 45 register 3.1 | 123 | | | 8.9 | Clause 45 register address post-increment | 123 | | | 8.10 | Fast link failure indication | 123 | | | 8.11 | Near-end loopback with AMS enabled | 123 | | | 8.12 | Carrier detect assertion | 123 | | | 8.13 | Link status not correct in register 24E3.2 for 100BASE-FX operation | 123 | | | 8.14 | Register 28.14 does not reflect autonegotiation disabled in 100BASE-FX mode | 123 | | | 8.15 | Near-end loopback non-functional in protocol transfer mode | 124 | | | 8.16 | Fiber-media CRC counters non-functional in protocol transfer mode at 10 Mbps and 100 Mbps | 124 | | | 8.17 | Fiber-media recovered clock does not squelch based on link status | 124 | | | 8.18 | 1000BASE-X parallel detect mode with Clause 37 autonegotiation enabled | 124 | | | 8.19 | Anomalous PCS error indications in Energy Efficient Ethernet mode | 124 | | | 8.20 | Long link-up times while in forced 100BASE-TX mode of operation | 124 | | | 8.21 | Station managers cannot use MDIO address offsets 0x2 and 0x3 with the PHY | 125 | | q | Orderi | ing Information | 126 | # **Figures** | Figure 1 | Dual Media Application Diagram | . 2 | |-----------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------| | Figure 2 | Copper Transceiver Application Diagram | . 2 | | Figure 3 | Fiber Media Transceiver Application Diagram | . 3 | | Figure 4 | Block Diagram | . 4 | | Figure 5 | SGMII MAC-to-1000BASE-X Link Partner | . 6 | | Figure 6 | QSGMII MAC-to-1000BASE-X Link Partner | . 6 | | Figure 7 | QSGMII/SGMII MAC-to-100BASE-FX Link Partner | | | Figure 8 | QSGMII/SGMII MAC-to-AMS and 1000BASE-X Media SerDes | | | Figure 9 | QSGMII/SGMII MAC-to-AMS and 100BASE-FX Media SerDes | | | Figure 10 | QSGMII/SGMII MAC-to-AMS and Protocol Transfer Mode | | | Figure 11 | QSGMII/SGMII MAC-to-Cat5 Link Partner | | | Figure 12 | QSGMII/SGMII MAC-to-Protocol Transfer Mode | | | Figure 13 | 1000BASE-X MAC-to-Cat5 Link Partner | | | Figure 14 | RGMII MAC Interface | | | Figure 15 | SerDes MAC Interface | | | Figure 16 | SGMII MAC Interface | | | Figure 17 | QSGMII MAC Interface | | | Figure 18 | Cat5 Media Interface | | | - | Low Power Idle Operation | | | Figure 19 | · | | | Figure 20 | Automatic Media Sense Block Diagram | | | Figure 21 | | | | Figure 22 | 3.3 V CMOS Single-Ended REFCLK Input Resistor Network | 20 | | Figure 23 | 5 V CMOS Single-Ended REFCLK Input Resistor Network | | | Figure 24 | AC Coupling for REFCLK Input | | | Figure 25 | Inline Powered Ethernet Switch Diagram | | | Figure 26 | ActiPHY State Diagram | | | Figure 27 | SMI Read Frame | | | Figure 28 | SMI Write Frame | | | Figure 29 | MDINT Configured as an Open-Drain (Active-Low) Pin | | | Figure 30 | MDINT Configured as an Open-Source (Active-High) Pin | | | Figure 31 | Two-Wire Serial MUX with SFP Control and Status | | | Figure 32 | Two-Wire Serial MUX Read and Write Register Flow | | | Figure 33 | Far-End Loopback Diagram | | | Figure 34 | Near-End Loopback Diagram | | | Figure 35 | Connector Loopback Diagram | | | Figure 36 | Data Loops of the SerDes Macro | | | Figure 37 | Test Access Port and Boundary Scan Architecture | 39 | | Figure 38 | Register Space Diagram | 44 | | Figure 39 | SGMII DC Transmit Test Circuit | 93 | | Figure 40 | SGMII DC Definitions | 93 | | Figure 41 | SGMII DC Driver Output Impedance Test Circuit | 93 | | Figure 42 | SGMII DC Input Definitions | 94 | | Ciauro 42 | Test Circuit for Recovered Clock Output Signals | | | Figure 43 | Test Official for Necovered Clock Output Signals | 97 | | Figure 43 | QSGMII Transient Parameters | | | Figure 44 | QSGMII Transient Parameters | 00 | | | QSGMII Transient Parameters | 00<br>02 | | Figure 44<br>Figure 45<br>Figure 46 | QSGMII Transient Parameters10Basic Serial LED Timing10Enhanced Serial LED Timing10 | 00<br>02<br>03 | | Figure 44<br>Figure 45<br>Figure 46<br>Figure 47 | QSGMII Transient Parameters10Basic Serial LED Timing10Enhanced Serial LED Timing10JTAG Interface Timing Diagram10 | 00<br>02<br>03<br>04 | | Figure 44<br>Figure 45<br>Figure 46<br>Figure 47<br>Figure 48 | QSGMII Transient Parameters 10 Basic Serial LED Timing 10 Enhanced Serial LED Timing 10 JTAG Interface Timing Diagram 10 Test Circuit for TDO Disable Time 10 | 00<br>02<br>03<br>04<br>04 | | Figure 44<br>Figure 45<br>Figure 46<br>Figure 47<br>Figure 48<br>Figure 49 | QSGMII Transient Parameters10Basic Serial LED Timing10Enhanced Serial LED Timing10JTAG Interface Timing Diagram10Test Circuit for TDO Disable Time10Test Circuit for RGMII Output Signals10 | 00<br>02<br>03<br>04<br>04<br>04 | | Figure 44<br>Figure 45<br>Figure 46<br>Figure 47<br>Figure 48<br>Figure 49<br>Figure 50 | QSGMII Transient Parameters 10 Basic Serial LED Timing 10 Enhanced Serial LED Timing 10 JTAG Interface Timing Diagram 10 Test Circuit for TDO Disable Time 10 Test Circuit for RGMII Output Signals 10 RGMII Uncompensated Timing 10 | 00<br>02<br>03<br>04<br>04<br>04 | | Figure 44 Figure 45 Figure 46 Figure 47 Figure 48 Figure 49 Figure 50 Figure 51 | QSGMII Transient Parameters10Basic Serial LED Timing10Enhanced Serial LED Timing10JTAG Interface Timing Diagram10Test Circuit for TDO Disable Time10Test Circuit for RGMII Output Signals10RGMII Uncompensated Timing10Compensated Input RGMII Timing10 | 00<br>02<br>03<br>04<br>04<br>04<br>06<br>07 | | Figure 44<br>Figure 45<br>Figure 46<br>Figure 47<br>Figure 48<br>Figure 49<br>Figure 50 | QSGMII Transient Parameters 10 Basic Serial LED Timing 10 Enhanced Serial LED Timing 10 JTAG Interface Timing Diagram 10 Test Circuit for TDO Disable Time 10 Test Circuit for RGMII Output Signals 10 RGMII Uncompensated Timing 10 | 00<br>02<br>03<br>04<br>04<br>06<br>07 | | Figure 55 | Pin Diagram, Top Right | 112 | |-----------|------------------------|-----| | Figure 56 | Package Drawing | 120 | # **Tables** | Table 1 | Operating Modes | . 5 | |----------------------|-----------------------------------------------------------|-----| | Table 2 | MAC Interface Mode Mapping | 15 | | Table 3 | Supported MDI Pair Combinations | 17 | | Table 4 | AMS Media Preferences | 19 | | Table 5 | REFCLK Frequency Selection | 19 | | Table 6 | LED Drive State | | | Table 7 | LED Mode and Function Summary | | | Table 8 | Extended LED Mode and Function Summary | | | Table 9 | LED Serial Bitstream Order | | | Table 10 | Register Bits for GPIO Control and Status | | | Table 11 | SerDes Macro Address Map | | | Table 12 | JTAG Instruction Codes | | | Table 13 | IDCODE JTAG Device Identification Register Descriptions | | | Table 14 | USERCODE JTAG Device Identification Register Descriptions | | | Table 15 | JTAG Instruction Code IEEE Compliance | | | Table 16 | Register 18E2 Settings for RGMII | | | Table 17 | IEEE 802.3 Registers | | | Table 18 | Main Registers | | | Table 19 | Mode Control, Address 0 (0x00) | | | Table 20 | Mode Status, Address 1 (0x01) | | | Table 21 | Identifier 1, Address 2 (0x02) | | | Table 22 | Identifier 2, Address 3 (0x03) | | | Table 23 | Device Autonegotiation Advertisement, Address 4 (0x04) | | | Table 24 | Autonegotiation Link Partner Ability, Address 5 (0x05) | | | Table 25 | Autonegotiation Expansion, Address 6 (0x06) | | | Table 26 | Autonegotiation Next Page Transmit, Address 7 (0x07) | | | Table 27 | Autonegotiation LP Next Page Receive, Address 8 (0x08) | | | Table 28 | 1000BASE-T Control, Address 9 (0x09) | | | Table 29 | 1000BASE-T Control, Address 9 (0x09) | 51 | | Table 30 | MMD EEE Access, Address 13 (0x0D) | | | | MMD Address or Data Register, Address 14 (0x0E) | | | Table 31<br>Table 32 | 1000BASE-T Status Extension 1, Address 15 (0x0F) | | | Table 32 | 100BASE-TX/FX Status Extension, Address 16 (0x10) | | | Table 33 | | | | | 1000BASE-T Status Extension 2, Address 17 (0x11) | | | Table 35<br>Table 36 | Bypass Control, Address 18 (0x12) | | | | Error Counter 1, Address 19 (0x13) | | | Table 37 | Error Counter 2, Address 20 (0x14) | | | Table 38 | Error Counter 3, Address 21 (0x15) | | | Table 39 | Extended Control and Status, Address 22 (0x16) | | | Table 40 | Extended PHY Control 1, Address 23 (0x17) | | | Table 41 | Extended PHY Control 2, Address 24 (0x18) | | | Table 42 | Interrupt Mask, Address 25 (0x19) | | | Table 43 | Interrupt Status, Address 26 (0x1A) | | | Table 44 | Auxiliary Control and Status, Address 28 (0x1C) | | | Table 45 | LED Mode Select, Address 29 (0x1D) | | | Table 46 | LED Behavior, Address 30 (0x1E) | | | Table 47 | Extended/GPIO Register Page Access, Address 31 (0x1F) | | | Table 48 | Extended Registers Page 1 Space | | | Table 49 | SerDes Media Control, Address 16E1 (0x10) | | | Table 50 | Cu Media CRC Good Counter, Address 18E1 (0x12) | | | Table 51 | Extended Mode Control, Address 19E1 (0x13) | | | Table 52 | Extended PHY Control 3, Address 20E1 (0x14) | | | Table 53 | Extended PHY Control 4, Address 23E1 (0x17) | | | Table 54 | EPG Control Register 1, Address 29E1 (0x1D) | 66 | | Table 55 | EPG Control Register 2, Address 30E1 (0x1E) | | |-----------|--------------------------------------------------------------------------|----| | Table 56 | Extended Registers Page 2 Space | 67 | | Table 57 | Cu PMD Transmit Control, Address 16E2 (0x10) | 68 | | Table 58 | EEE Control, Address 17E2 (0x11) | 69 | | Table 59 | RGMII Settings, Address 18E2 | 71 | | Table 60 | Ring Resiliency, Address 30E2 | | | Table 61 | Extended Registers Page 3 Space | | | Table 62 | MAC SerDes PCS Control, Address 16E3 (0x10) | | | Table 63 | MAC SerDes PCS Status, Address 17E3 (0x11) | | | Table 64 | MAC SerDes Cl37 Advertised Ability, Address 18E3 (0x12) | | | Table 65 | MAC SerDes Cl37 LP Ability, Address 19E3 (0x13) | | | Table 66 | MAC SerDes Status, Address 20E3 (0x14) | | | Table 67 | Media SerDes Tx Good Packet Counter, Address 21E3 (0x15) | | | Table 68 | Media SerDes Tx CRC Error Counter, Address 22E3 (0x16) | | | Table 69 | Media SerDes PCS Control, Address 23E3 (0x17) | | | Table 70 | Media SerDes PCS Status, Address 24E3 (0x17) | 76 | | Table 70 | Media SerDes Cl37 Advertised Ability, Address 25E3 (0x19) | | | | | | | Table 72 | MAC SerDes Cl37 LP Ability, Address 26E3 (0x1A) | | | Table 73 | Media SerDes Status, Address 27E3 (0x1B) | | | Table 74 | Fiber Media CRC Good Counter, Address 28E3 (0x1C) | | | Table 75 | Fiber Media CRC Error Counter, Address 29E3 (0x1D) | | | Table 76 | General Purpose Registers Page Space | | | Table 77 | SIGDET/GPIO Control, Address 13G (0x0D) | | | Table 78 | GPIO Control 2, Address 14G (0x0E) | | | Table 79 | GPIO Input, Address 15G (0x0F) | | | Table 80 | GPIO Output, Address 16G (0x10) | 80 | | Table 81 | GPIO Input/Output Configuration, Address 17G (0x11) | | | Table 82 | Microprocessor Command Register, Address 18G | | | Table 83 | MAC Configuration and Fast Link Register, Address 19G (0x13) | | | Table 84 | Two-Wire Serial MUX Control 1, Address 20G (0x14) | 82 | | Table 85 | Two-Wire Serial MUX Interface Status and Control, Address 21G (0x15) | | | Table 86 | Two-Wire Serial MUX Data Read/Write, Address 22G (0x16) | | | Table 87 | Recovered Clock 1 Control, Address 23G (0x17) | | | Table 88 | Recovered Clock 2 Control, Address 24G (0x18) | | | Table 89 | Enhanced LED Control, Address 25G (0x19) | 86 | | Table 90 | Global Interrupt Status, Address 29G (0x1D) | | | Table 91 | Extended Revision ID, Address 30G (0x1E) | | | Table 92 | Clause 45 Registers Page Space | | | Table 93 | PCS Status 1, Address 3.1 | | | Table 94 | EEE Capability, Address 3.20 | | | Table 95 | EEE Wake Error Counter, Address 3.22 | | | Table 96 | EEE Advertisement, Address 7.60 | 89 | | Table 97 | EEE Advertisement, Address 7.61 | | | Table 98 | 802.3bf Registers | | | Table 99 | VDD25 DC Characteristics | 91 | | Table 100 | LED and GPIO Characteristics | | | Table 101 | Internal Pull-Up or Pull-Down Resistors | 91 | | Table 102 | Reference Clock DC Characteristics | | | Table 103 | SerDes Driver DC Specifications | 92 | | Table 104 | SerDes Receiver DC Specifications | | | Table 105 | Enhanced SerDes Driver DC Specifications | 94 | | Table 106 | Enhanced SerDes Receiver DC Specifications | 95 | | Table 107 | Current Consumption | 95 | | Table 108 | Thermal Diode Parameters | | | Table 109 | Reference Clock AC Characteristics for QSGMII 125 MHz Differential Clock | 97 | | Table 110 | Recovered Clock AC Characteristics | 98 | | Table 111 | SerDes Outputs AC Specifications | 98 | | Table 112 | SerDes Driver Jitter Characteristics | | | Table 113 | SerDes Input AC Specifications | 99 | | Table 114 | SerDes Receiver Jitter Tolerance | 99 | |-----------|----------------------------------------------------------------|-----| | Table 115 | Enhanced SerDes Outputs AC Specifications, SGMII Mode | 100 | | Table 116 | Enhanced SerDes Outputs AC Specifications, QSGMII Mode | 100 | | Table 117 | Enhanced SerDes Driver Jitter Characteristics, QSGMII Mode | 101 | | Table 118 | Enhanced SerDes Input AC Specifications, SGMII Mode | 101 | | Table 119 | Enhanced SerDes Inputs AC Specifications, QSGMII Mode | 101 | | Table 120 | Enhanced SerDes Receiver Jitter Tolerance, QSGMII Mode | 102 | | Table 121 | Basic Serial LEDs AC Characteristics | 102 | | Table 122 | Enhanced Serial LEDs AC Characteristics | 103 | | Table 123 | JTAG Interface AC Specifications | 103 | | Table 124 | AC Characteristics for RGMII Uncompensated | | | Table 125 | PHY Input (RGMIIn_TXCLK Delay When Register 18E2.[6:4]=011'b) | 106 | | Table 126 | PHY Output (RGMIIn_RXCLK Delay When Register 18E2.[3:1]=100'b) | 107 | | Table 127 | Serial Management Interface AC Characteristics | 107 | | Table 128 | Reset Timing Specifications | 108 | | Table 129 | Recommended Operating Conditions | | | Table 130 | Stress Ratings | 109 | | Table 131 | Pin Type Symbol Definitions | 110 | | Table 132 | GPIO and SIGDET Pins | | | Table 133 | JTAG Pins | 113 | | Table 134 | Miscellaneous Pins | 113 | | Table 135 | Power Supply Pins | | | Table 136 | RGMII Interface Pins | 115 | | Table 137 | SerDes MAC Interface Pins | 117 | | Table 138 | SerDes Media Interface Pins | 117 | | Table 139 | SMI Pins | 118 | | Table 140 | Twisted Pair Interface Pins | 118 | | Table 141 | Thermal Resistances | 121 | | Table 142 | Ordering Information | 126 | # 1 Revision History This section describes the changes that were implemented in this document. The changes are listed by revision, starting with the most current publication. #### 1.1 Revision 4.2 Revision 4.2 of this datasheet was published in February 2019. In revision 4.2, VeriPHY descriptions were updated and VeriPHY register information was deleted. For functional details of the VeriPHY suite and the operating instructions, see the ENT-AN0125 PHY, Integrated PHY-Switch VeriPHY - Cable Diagnostics application note. #### 1.2 Revision 4.1 Revision 4.1 was published in May 2018. The following is a summary of the changes in revision 4.1 of this document. - Configuration procedure steps were clarified. For more information, see Configuration, page 42. - The description of bit 10 was updated for register 0. For more information, see Table 19, page 46. - The description of bit 0 was updated for register 22. For more information, see Extended Control and Status, page 55. - Design considerations were updated. For more information, see Design Considerations, page 122. # 1.3 **Revision 4.0** Revision 4.0 was published in November 2017. The following is a summary of the changes in revision 4.0 of this document. - A note was added about enhanced serial LED mode using the V<sub>DD</sub> LED drive state. - · Details about LED pulsing were updated. - Information on enabling the serial clock was added. - · Register bits were designated as "sticky" where appropriate. - A footnote was added about the fast link failure interrupt mask. - The default for the ring resiliency status bits 4:4 was updated from 00 to 11. - The default value for the MAC SerDes clause 37 advertised ability register was updated from 0x0000 to 0x01E0. - · Footnotes regarding required register clears were added to the SIGDET/GPIO control register. - · All GPIO input register bits marked as read-only and defaults updated. - · Global interrupt status register defaults were added. - Register 30G changed from reserved to extended revision ID register. - Current consumption values were updated. - Some parameter names and conditions for recovered clock AC characteristics were updated. - Product SKUs in the package section were corrected to match the ordering information. - · Design considerations were removed and new ones added to correctly reflect device functionality. #### 1.4 **Revision 2.0** Revision 2.0 of this datasheet was published in September 2017. This was the first publication of the document. # 2 Product Overview The VSC8552-02 is a low-power, dual-port Gigabit Ethernet transceiver with two SerDes interfaces for dual-port dual media capability. It also includes an integrated dual port two-wire serial multiplexer (MUX) to control SFPs or PoE modules. It has a low electromagnetic interference (EMI) line driver, and integrated line side termination resistors that conserve both power and printed circuit board (PCB) space. The VSC8552-02 includes dual recovered clock outputs to support Synchronous Ethernet applications. Programmable clock squelch control is included to inhibit undesirable clocks from propagating and to help prevent timing loops. The VSC8552-02 also supports a ring resiliency feature that allows a 1000BASE-T connected PHY port to switch between master and slave timing without having to interrupt the 1000BASE-T link. Using Microsemi's EcoEthernet v2.0 PHY technology, the VSC8552-02 supports energy efficiency features such as Energy Efficient Ethernet (EEE), ActiPHY link down power savings, and PerfectReach that can adjust power based on the cable length. It also supports fully optimized power consumption in all link speeds. Microsemi's mixed signal and digital signal processing (DSP) architecture is a key operational feature of the VSC8552-02, assuring robust performance even under less-than-favorable environmental conditions. It supports both half-duplex and full-duplex 10BASE-T, 100BASE-TX, and 1000BASE-T communication speeds over Category 5 (Cat5) unshielded twisted pair (UTP) cable at distances greater than 100 m, displaying excellent tolerance to NEXT, FEXT, echo, and other types of ambient environmental and system electronic noise. The device also supports two dual media ports that can support up to two 100BASE-FX. 1000BASE-X fiber, and/or triple-speed copper SFPs. The following illustrations show a high-level, general view of typical VSC8552-02 applications. Figure 1 • Dual Media Application Diagram Figure 2 • Copper Transceiver Application Diagram Figure 3 • Fiber Media Transceiver Application Diagram # 2.1 Key Features This section lists the main features and benefits of the VSC8552-02 device. #### 2.1.1 Low Power - Low power consumption of approximately 425 mW per port in 1000BASE-T mode, 200 mW per port in 100BASE-TX mode, 225 mW per port in 10BASE-T mode, and less than 115 mW per port in 100BASE-FX and 1000BASE-X modes - ActiPHY™ link down power savings - PerfectReach™ smart cable reach algorithm - IEEE 802.3az-2010 Energy Efficient Ethernet idle power savings # 2.1.2 Advanced Carrier Ethernet Support - Recovered clock outputs with programmable clock squelch control and fast link failure indication (<1 ms; worst-case <3 ms) for G.8261 Synchronous Ethernet applications</li> - Ring resiliency for maintaining linkup integrity when switching between 1000BASE-T master and slave timing - Supports IEEE 802.3bf timing and synchronization standard - Integrated dual two-wire serial mux to control SFP and PoE modules - Support for IEEE 802.3ah unidirectional transport for 100BASE-FX and 1000BASE-X fiber media # 2.1.3 Wide Range of Support - Compliant with IEEE 802.3 (10BASE-T, 100BASE-TX, 1000BASE-T, 100BASE-FX, and 1000BASE-X) specifications - Support for >16 kB jumbo frames in all speeds with programmable synchronization FIFOs - Supports Cisco QSGMII v1.3, Cisco SGMII v1.9, RGMII versions 1.3 and 2.0 (2.5 V), 1000BASE-X MACs, IEEE 1149.1 JTAG boundary scan, and IEEE 1149.6 AC-JTAG - Available in a low-cost, 256-pin BGA package with a 17 mm × 17 mm body size # 2.1.4 Flexibility - VeriPHY® cable diagnostics suite provides extensive network cable operating conditions and status - Patented, low EMI line driver with integrated line side termination resistors - Four programmable direct-drive LEDs per port with adjustable brightness levels using register controls; bi-color LED support using two LED pins - · Serial LED interface option - Extensive test features including near end, far end, copper media connector, SerDes MAC/media loopback, and Ethernet packet generator with CRC error counter to decrease time-to-market **Note:** All MAC interfaces must be the same — all QSGMII, RGMII, or SGMII. # 2.2 Block Diagram The following illustration shows the primary functional blocks of the VSC8552-02 device. Figure 4 • Block Diagram Note: All MAC interfaces must be the same—all QSGMII, RGMII, SGMII, or 1000BASE-X. # 3 Functional Descriptions This section describes the functional aspects of the VSC8552-02 device, including available configurations, operational features, and testing functionality. It also defines the device setup parameters that configure the device for a particular application. # 3.1 Operating Modes The following table lists the operating modes of the VSC8552-02 device. Table 1 • Operating Modes | Operating Mode | Supported Media | Notes | |----------------------------------------------------------|-----------------------------------------------------------------------------------------|-------------------------| | QSGMII/RGMII/SGMII<br>MAC-to-1000BASE-X Link Partner | 1000BASE-X | See Figure 5, page 6. | | QSGMII/RGMII/SGMII<br>MAC-to-100BASE-FX Link Partner | 100BASE-FX | See Figure 7, page 7. | | QSGMII/RGMII/SGMII MAC-to-AMS and 1000BASE-X SerDes | 1000BASE-X,<br>10/100/1000BASE-T | See Figure 8, page 7. | | QSGMII/RGMII/SGMII MAC-to-AMS and 100BASE-FX SerDes | 100BASE-FX,<br>10/100/1000BASE-T | See Figure 9, page 8. | | QSGMII/RGMII/SGMII MAC-to-AMS and Protocol Transfer mode | SFP/Fiber Protocol Transfer<br>mode (10/100/1000BASE-T<br>Cu SFP),<br>10/100/1000BASE-T | See Figure 10, page 9. | | QSGMII/RGMII/SGMII MAC-to-Cat5<br>Link Partner | 10/100/1000BASE-T | See Figure 11, page 10. | | QSGMII/RGMII/SGMII<br>MAC-to-Protocol Transfer mode | SFP/Fiber Protocol Transfer<br>mode (10/100/1000BASE-T<br>Cu SFP) | See Figure 12, page 10. | | 1000BASE-X MAC-to-Cat5 Link<br>Partner | 1000BASE-T only | See Figure 13, page 11. | Note: All MAC interfaces must be the same — all QSGMII, RGMII, or SGMII. #### 3.1.1 QSGMII/SGMII MAC-to-1000BASE-X Link Partner The following illustrations and sections show the register settings used to configure a QSGMII/SGMII MAC-to-1000BASE-X link partner. Figure 5 • SGMII MAC-to-1000BASE-X Link Partner #### 3.1.1.1 MAC interface SGMII Use the following settings to configure the SGMII MAC interface. - Set register 19G bits 15:14 = 00. - Set register 23 (main register) bit 12 = 0. - Set register 18G = 0x80F0. For more information, see Table 61, page 72. Figure 6 • QSGMII MAC-to-1000BASE-X Link Partner #### 3.1.1.2 MAC interface QSGMII Use the following settings to configure the QSGMII MAC interface. - Set register 19G bits 15:14 = 01. - Set register 23 (main register) bit 12 = 0. - Set register 18G = 0x80F0. For more information, see Table 61, page 72. #### 3.1.1.3 Media interface 1000BASE-X SFP Fiber (1000BASE-X Link Partner) Use the following settings to configure the 1000BASE-X SFP fiber media interface. - Set register 23 bits 10:8 = 010. - Set register 0 bit 12 = 1 (enable autonegotiation). - Set register 18G = 0x8FC1. For more information, see Table 61, page 72. The F in 0x8FC1 identifies the port. To exclude a port from the configuration, set its bit to 0. For example, the configuration of port 0 and port 1 to 1000BASE-X is 0011 or 3, making the bit setting 0x83C1. **Note:** Whenever there is a mode change a software reset (register 0 bit 15) is required to make the mode change effective. This register is cleared when read. #### 3.1.2 QSGMII/SGMII MAC-to-100BASE-FX Link Partner The following illustration and sections show the register settings used to configure a QSGMII/SGMII MAC-to-100BASE-FX link partner. Figure 7 • QSGMII/SGMII MAC-to-100BASE-FX Link Partner #### 3.1.2.1 MAC interface SGMII Use the following settings to configure the SGMII MAC interface. - Set register 19G bits 15:14 = 00. - Set register 23 (main register) bit 12 = 0. - Set register 18G = 0x80F0. For more information, see Table 61, page 72. #### 3.1.2.2 Media interface 100BASE-FX SFP Fiber (100BASE-FX Link Partner) Use the following settings to configure the 100BASE-FX SFP fiber media interface. - Set register 23 bits 10:8 = 011. - Set register 0 bit 12 = 0 (autonegotiation not present in 100BASE-FX PHY). - Set register 18G = 0x8FD1. For more information, see Table 61, page 72. For QSGMII only port 0 is used. **Note:** Whenever there is a mode change a software reset (register 0 bit 15) is required to make the mode change effective. This register is cleared when read. #### 3.1.3 QSGMII/SGMII MAC-to-AMS and 1000BASE-X Media SerDes The following illustration and sections show the register settings used to configure a QSGMII/SGMII MAC-to-AMS and 1000BASE-X media SerDes. Figure 8 • QSGMII/SGMII MAC-to-AMS and 1000BASE-X Media SerDes #### 3.1.3.1 MAC interface SGMII Use the following settings to configure the SGMII MAC interface. - Set register 19G bits 15:14 = 00. - Set register 23 (main register) bit 12 = 0. - Set register 18G = 0x80F0. For more information, see Table 61, page 72. #### 3.1.3.2 Media interface 1000BASE-X SFP Fiber (1000BASE-X Link Partner) Use the following settings to configure the 1000BASE-X SFP fiber media interface. - Set register 23 bits 10:8 = 010. - Set register 0 bit 12 = 1 (enable autonegotiation). #### 3.1.3.3 AMS Preference Setup Use the following settings for the AMS preferences setup. - Set register 23 bit 10 = 1 (enable AMS). - Set register 23 bit 11 to the port preferences. The media selected by AMS can be read from register 20E1 bits 7:6. For more information, see Table 4, page 19. For QSGMII only port 0 is used. **Note:** Whenever there is a mode change a software reset (register 0 bit 15) is required to make the mode change effective. This register is cleared when read. #### 3.1.4 QSGMII/SGMII MAC-to-AMS and 100BASE-FX Media SerDes The following illustration and sections show the register settings used to configure a QSGMII/SGMII MAC-to-AMS and 100BASE-FX media SerDes. Figure 9 • QSGMII/SGMII MAC-to-AMS and 100BASE-FX Media SerDes #### 3.1.4.1 MAC interface SGMII Use the following settings to configure the SGMII MAC interface. - Set register 19G bits 15:14 = 00. - Set register 23 (main register) bit 12 = 0. - Set register 18G = 0x80F0. For more information, see Table 61, page 72. #### 3.1.4.2 Media interface 100BASE-FX SFP Fiber (100BASE-FX Link Partner) Use the following settings to configure the 100BASE-FX SFP fiber media interface. - Set register 23 bits 10:8 = 011. - Set register 0 bit 12 = 1 (enable autonegotiation). #### 3.1.4.3 AMS Preference Setup Use the following settings for the AMS preferences setup. - Set register 23 bit 10 = 1 (enable AMS). - · Set register 23 bit 11 to the port preferences. The media selected by AMS can be read from register 20E1 bits 7;6. For more information, see Table 4, page 19. For QSGMII only port 0 is used. **Note:** Whenever there is a mode change a software reset (register 0 bit 15) is required to make the mode change effective. This register is cleared when read. #### 3.1.5 QSGMII/SGMII MAC-to-AMS and Protocol Transfer Mode The following illustration and sections show the register settings used to configure a QSGMII/SGMII MAC-to-AMS and Protocol Transfer mode. Figure 10 • QSGMII/SGMII MAC-to-AMS and Protocol Transfer Mode #### 3.1.5.1 MAC interface SGMII Use the following settings to configure the SGMII MAC interface. - Set register 19G bits 15:14 = 00. - Set register 23 (main register) bit 12 = 0. - Set register 18G = 0x80F0. For more information, see Table 61, page 72. #### 3.1.5.2 Media interface 10/100/1000BASE-T Cu-SFP Use the following settings to configure the fiber/SFP media interface for protocol transfer mode. - Set register 23 bits 10:8 = 001. - Set register 0 bit 12 = 1 (enable autonegotiation). #### 3.1.5.3 AMS Preference Setup Use the following settings for the AMS preferences setup. - Set register 23 bit 10 = 1 (enable AMS). - Set register 23 bit 11 to the port preferences. The media selected by AMS can be read from register 20E1 bits 7;6. For more information, see Table 4, page 19. For QSGMII only port 0 is used. **Note:** Whenever there is a mode change a software reset (register 0 bit 15) is required to make the mode change effective. This register is cleared when read. #### 3.1.6 QSGMII/SGMII MAC-to-Cat5 Link Partner The following illustration and sections show the register settings used to configure a QSGMII/SGMII MAC-to-Cat5 link partner. Figure 11 • QSGMII/SGMII MAC-to-Cat5 Link Partner #### 3.1.6.1 MAC interface SGMII Use the following settings to configure the SGMII MAC interface. - Set register 19G bits 15:14 = 00. - Set register 23 (main register) bit 12 = 0. - Set register 18G = 0x80F0. For more information, see Table 61, page 72. For QSGMII only port 0 is used. **Note:** Whenever there is a mode change a software reset (register 0 bit 15) is required to make the mode change effective. This register is cleared when read. # 3.1.7 QSGMII/SGMII MAC-to-Protocol Transfer Mode The following illustration and sections show the register settings used to configure a QSGMII/SGMII MAC-to-Protocol Transfer mode. Figure 12 • QSGMII/SGMII MAC-to-Protocol Transfer Mode #### 3.1.7.1 MAC interface SGMII Use the following settings to configure the SGMII MAC interface. - Set register 19G bits 15:14 = 00. - Set register 23 (main register) bit 12 = 0. - Set register 18G = 0x80F0. For more information, see Table 61, page 72. #### 3.1.7.2 Media interface 10/100/1000BASE-T Cu-SFP Use the following settings to configure the fiber/SFP media interface for protocol transfer mode. - Set register 23 bits 10:8 = 001. - Set register 0 bit 12 = 1 (enable autonegotiation). For QSGMII only port 0 is used. **Note:** Whenever there is a mode change a software reset (register 0 bit 15) is required to make the mode change effective. This register is cleared when read. #### 3.1.8 1000BASE-X MAC-to-Cat5 Link Partner The following illustration and sections show the register settings used to configure a 1000BASE-X MAC-to-Cat5 Link Partner. Figure 13 • 1000BASE-X MAC-to-Cat5 Link Partner In this mode the device provides data throughput of 1000 Mbps only. #### 3.1.8.1 MAC interface Use the following settings to configure the MAC interface. - Set register 19G bits 15:14 = 00. - Set register 23 (main register) bit 12 = 1. #### 3.1.8.2 Clause 37 MAC Autonegotiation For clause 37 MAC autonegotiation, set register 16E3 bit 7 = 1. **Note:** Whenever there is a mode change a software reset (register 0 bit 15) is required to make the mode change effective. This register is cleared when read. # 3.2 RGMII MAC The VSC8552-02 device supports RGMII versions 1.3 and 2.0 (2.5 V). The RGMII interface supports all three speeds (10 Mbps, 100 Mbps, and 1000 Mbps) and is used as an interface to an RGMII-compatible MAC. Figure 14 • RGMII MAC Interface # 3.3 SerDes MAC Interface The VSC8552-02 SerDes MAC interface performs data serialization and deserialization functions using an integrated SerDes block. The interface operates in 1000BASE-X compliant mode, QSGMII mode, or SGMII mode. The SerDes and enhanced SerDes blocks have the termination resistor integrated into the device. The SerDes block also has the AC decoupling capacitors integrated in the receive path. Integrated AC decoupling is not supported in the enhanced SerDes block (QSGMII SerDes). Register 19G is a global register and only needs to be set once to configure the device. The other register bits are configured on a per-port basis and the operation either needs to be repeated for each port, or a broadcast write needs to be used by setting register 22, bit 0 to configure all the ports simultaneously. #### 3.3.1 SerDes MAC When connected to a SerDes MAC compliant to 1000BASE-X, the VSC8552-02 device provides data throughput at a rate of 1000 Mbps only; 10 Mbps and 100 Mbps rates are not supported. To configure the device for SerDes MAC mode, set register 19G, bits 15:14 = 0, and register 23, bit 12 = 1. The device also supports 1000BASE-X Clause 37 MAC-side autonegotiation and is enabled through register 16E3, bit 7. To configure the rest of the device for 1000 Mbps operation, select 1000BASE-T only by disabling the 10BASE-T/100BASE-TX advertisements in register 4. Figure 15 • SerDes MAC Interface #### 3.3.2 SGMII MAC When configured to detect and switch between 10BASE-T, 100BASE-T, and 1000BASE-T data rates, the VSC8552-02 device can be connected to an SGMII-compatible MAC. To configure the device for SGMII MAC mode, set register 19G, bits 15:14 = 00 and register 23, bit 12 = 0. In addition, set register 18G as desired. This device also supports SGMII MAC-side autonegotiation and is enabled through register 16E3, bit 7. Figure 16 • SGMII MAC Interface #### 3.3.3 QSGMII MAC The VSC8552-02 device supports a QSGMII MAC to convey two ports of network data and port speed between 10BASE-T, 100BASE-T, and 1000BASE-T data rates and operates in both half-duplex and full-duplex at all port speeds. The MAC interface protocol for each port within QSGMII can be either 1000BASE-X or SGMII, if the QSGMII MAC that the VSC8552-02 is connecting to supports this functionality. To configure the device for QSGMII MAC mode, set register 19G, bits 15:14 = 01. In addition, set register 18G as desired. The device also supports SGMII MAC-side autonegotiation on each individual port and is enabled through register 16E3, bit 7, of that port. **Note:** Two of the four QSGMII channels contain data. The windows for the other two channels remain present and need to be supported in both directions by the MAC. This support is called "half QSGMII." Figure 17 • QSGMII MAC Interface #### 3.4 SerDes Media Interface The VSC8552-02 device SerDes media interface performs data serialization and deserialization functions using an integrated SerDes block in the SerDes media interface. The interface operates at 1.25 Gbps speed, providing full-duplex and half-duplex for 10/100/1000 Mbps bandwidth that can connect directly to 100BASE-FX/1000BASE-X-compliant optical devices as well as to 10/100/1000BASE-T copper SFP devices. The interface also provides support for unidirectional transport as defined in IEEE 802.3-2008, Clause 66. The SerDes interface has the following operating modes: - QSGMII/RGMII/SGMII to 1000BASE-X - QSGMII/RGMII/SGMII to 100BASE-FX - QSGMII/RGMII/SGMII to SGMII/1000BASE-X protocol transfer The SerDes media block has the termination resistor integrated into the device. It also has the AC decoupling capacitors integrated in the receive path. A software reset through register 0, bit 15 is required when changing operating modes between 100BASE-FX and 1000BASE-X. #### 3.4.1 QSGMII/RGMII/SGMII to 1000BASE-X The 1000BASE-X SerDes media in QSGMII/RGMII/SGMII mode supports IEEE 802.3 Clause 36 and Clause 37, which describe 1000BASE-X fiber autonegotiation. In this mode, control and status of the SerDes media is displayed in the VSC8552-02 device registers 0 through 15 in a manner similar to what is described in IEEE 802.3 Clause 28. In this mode, connected copper SFPs can only operate at 1000BASE-T speed. A link in this mode is established using autonegotiation (enabled or disabled) between the PHY and the link partner. To configure the PHY in this mode, set register 23, bits 10:8 = 010. To configure 1000BASE-X autonegotiation for this mode, set register 0, bit 12. Setting this mode and configurations can be performed individually on each of the two ports. Ethernet packet generator (EPG), cyclical redundancy check (CRC) counters, and loopback modes are supported in 1000BASE-X mode. #### 3.4.2 QSGMII/RGMII/SGMII to 100BASE-FX The VSC8552-02 supports 100BASE-FX communication speed for connecting to fiber modules such as GBICs and SFPs. This capability is facilitated by using the connections on the SerDes pins when connected to a MAC through QSGMII/RGMII/SGMII. Ethernet packet generator (EPG), cyclical redundancy check (CRC) counters, and loopback modes are supported in the 100BASE-FX mode. Setting this mode and configurations can be performed individually on each of the two ports. To configure the PHY in this mode, set register 23, bits 10:8 = 011. #### 3.4.3 QSGMII to SGMII Protocol Conversion QSGMII to SGMII (protocol transfer) mode is a feature that links a fiber module or triple speed 10/100/1000-T copper SFP to the QSGMII MAC through the VSC8552-02 device. SGMII can be converted to QSGMII with protocol conversion using this mode. To configure the PHY in this mode, set register 23, bits 10:8 = 001. To establish the link, assert the relevant signal-detect pin. All relevant LED modes are supported except for collision, duplex, and autonegotiation fault. The triple-speed copper SFP's link status and data type plugged into the port can be indicated by the PHY's LEDs. Setting this particular mode and configuration can be performed individually on each of the two ports within a QSGMII grouping. # 3.4.4 Unidirectional Transport for Fiber Media The VSC8552-02 device supports IEEE 802.3ah for unidirectional transport across its 1000BASE-X and 100BASE-FX fiber media. This feature enables transmission across fiber media, regardless of whether the PHY has determined that a valid link has been established (register 1, bit 2). The only valid operating modes for unidirectional fiber mode are 100BASE-FX or 1000BASE-X fiber media. To enable this feature, set register 0, bit 5 to 1. For status of the unidirectional ability, read register 1, bit 7. **Note:** Automatic media sensing does not work with this feature. In addition, because unidirectional fiber media must have autonegotiation disabled, RGMII/SGMII autonegotiation must also be disabled (register 16E3, bit 7 = 0). # 3.5 PHY Addressing and Port Mapping This section contains information about PHY addressing and port mapping. # 3.5.1 PHY Addressing The VSC8552-02 includes three external PHY address pins, PHYADD[4:2], to allow control of multiple PHY devices on a system board sharing a common management bus. These pins set the most significant bits of the PHY address port map. The lower two bits of the address for each port are derived from the physical address of the port (0 to 1) and the setting of the PHY address reversal bit in register 20E1, bit 9. ## 3.5.2 SerDes Port Mapping The VSC8552-02 includes seven 1.25 GHz SerDes macros and one 5 GHz enhanced SerDes macro. Three of the seven SerDes macros are configured as SGMII MAC interfaces and the remaining four are configured as 1000BASE-X/100BASE-FX SerDes media interfaces. The enhanced SerDes macro can be configured as either a QSGMII MAC interface or the fourth SGMII MAC interface. The following table shows the different operating modes based on the settings of register 19G, bits 15:14. Table 2 • MAC Interface Mode Mapping | 19G[15:14] | Operating Mode | |------------|----------------| | 00 | SGMII | | 01 | QSGMII | | 10 | RGMII | | 11 | Reserved | # 3.6 Cat5 Twisted Pair Media Interface The VSC8552-02 twisted pair interface is compliant with IEEE 802.3-2008 and the IEEE 802.3az-2010 standard for energy efficient Ethernet. # 3.6.1 Voltage Mode Line Driver Unlike many other gigabit PHYs, the VSC8552-02 uses a patented voltage mode line driver that allows it to fully integrate the series termination resistors, which are required to connect the PHY's Cat5 interface to an external 1:1 transformer. Also, the interface does not require the user to place an external voltage on the center tap of the magnetic. The following illustration shows the connections. Figure 18 • Cat5 Media Interface # 3.6.2 Cat5 Autonegotiation and Parallel Detection The VSC8552-02 supports twisted pair autonegotiation, as defined by IEEE 802.3-2008 Clause 28 and IEEE 802.3az-2010. The autonegotiation process evaluates the advertised capabilities of the local PHY and its link partner to determine the best possible operating mode. In particular, autonegotiation can determine speed, duplex configuration, and master or slave operating modes for 1000BASE-TX. Autonegotiation also enables a connected MAC to communicate with its link partner MAC through the VSC8552-02 using optional next pages, which set attributes that may not otherwise be defined by the IEEE standard. If the Category 5 (Cat5) link partner does not support autonegotiation, the VSC8552-02 automatically uses parallel detection to select the appropriate link speed. Autonegotiation is disabled by clearing register 0, bit 12. When autonegotiation is disabled, the state of register bits 0.6, 0.13, and 0.8 determine the device operating speed and duplex mode. **Note:** While 10BASE-T and 100BASE-TX do not require autonegotiation, Clause 40 has defined 1000BASE-T to require autonegotiation. # 3.6.3 Automatic Crossover and Polarity Detection For trouble-free configuration and management of Ethernet links, the VSC8552-02 includes a robust automatic crossover detection feature for all three speeds on the twisted pair interface (10BASE-T, 100BASE-T, and 1000BASE T). Known as HP Auto-MDIX, the function is fully compliant with Clause 40 of IEEE 802.3-2008. Additionally, the device detects and corrects polarity errors on all MDI pairs — a useful capability that exceeds the requirements of the standard. Both HP Auto-MDIX detection and polarity correction are enabled in the device by default. Default settings can be changed using device register bits 18.5:4. Status bits for each of these functions are located in register 28. **Note:** The VSC8552-02 can be configured to perform HP Auto-MDIX, even when autonegotiation is disabled and the link is forced into 10/100 speeds. To enable this feature, set register 18.7 to 0. To use the feature, also set register 0.12 to 0. The HP Auto-MDIX algorithm successfully detects, corrects, and operates with any of the MDI wiring pair combinations listed in the following table, which shows that twisted pair A (of four twisted paris A, B, C, and D) is connected to the RJ45 connector 1,2 in normal MDI mode. Table 3 • Supported MDI Pair Combinations | RJ45 Connections | | | | | | | | |------------------|------|------|------|---------------------------------------------|--|--|--| | 1, 2 | 3, 6 | 4, 5 | 7, 8 | Mode | | | | | Α | В | С | D | Normal MDI | | | | | В | Α | D | С | Normal MDI-X | | | | | Α | В | D | С | Normal MDI with pair swap on C and D pair | | | | | В | Α | С | D | Normal MDI-X with pair swap on C and D pair | | | | # 3.6.4 Manual HP Auto-MDIX Setting As an alternative to HP Auto-MDIX detection, the PHY can be forced to be MDI or MDI-X using register 19E1, bits 3:2. Setting these bits to 10 forces MDI and setting 11 forces MDI-X. Leaving the bits 00 enables the HP Auto-MDIX setting to be based on register 18, bits 7 and 5. # 3.6.5 Link Speed Downshift For operation in cabling environments that are incompatible with 1000BASE-T, the VSC8552-02 provides an automatic link speed downshift option. When enabled, the device automatically changes its 1000BASE-T autonegotiation advertisement to the next slower speed after a set number of failed attempts at 1000BASE-T. No reset is required to get out of this state when a subsequent link partner with 1000BASE-T support is connected. This feature is useful in setting up in networks using older cable installations that include only pairs A and B, and not pairs C and D. To configure and monitor link speed downshifting, set register 20E1, bits 4:1. For more information, see Table 30, page 52. # 3.6.6 Energy Efficient Ethernet The VSC8552-02 supports the IEEE 802.3az-2010 Energy Efficient Ethernet standard. This standard provides a method for reducing power consumption on an Ethernet link during times of low utilization. It uses low power idles (LPI) to achieve this objective. Figure 19 • Low Power Idle Operation Using LPI, the usage model for the link is to transmit data as fast as possible and then return to a low power idle state. Energy is saved on the link by cycling between active and low power idle states. During LPI, power is reduced by turning off unused circuits and using this method, energy use scales with bandwidth utilization. The VSC8552-02 uses LPI to optimize power dissipation in 100BASE-TX and 1000BASE-T modes of operation. In addition, the IEEE 802.3az-2010 standard defines a 10BASE-Te mode that reduces transmit signal amplitude from 5 V peak-to-peak to approximately 3.3 V peak-to-peak. This mode reduces power consumption in 10 Mbps link speed and fully interoperates with legacy 10BASE-T compliant PHYs over 100 m Cat5 cable or better. To configure the VSC8552-02 in 10BASE-Te mode, set register 17E2.15 to 1 for each port. Additional energy efficient Ethernet features are controlled through Clause 45 registers. For more information, see Design Considerations, page 122. # 3.6.7 Ring Resiliency Ring resiliency changes the timing reference between the master and slave PHYs without altering the master/slave configuration in 1000BASE-T mode. The master PHY transmitter sends data based on the local clock and initiates timing recovery in the receiver. The slave PHY instructs node to switch the local timing reference to the recovered clock from other PHYs in the box, freezes timing recovery, and locks clock frequency for the transmitter. The master PHY makes a smooth transition to transmission from local clock to recovered clock after timing lock is achieved. Ring resiliency can be used in synchronous Ethernet systems, because the local clocks in each node are synchronized to a grandmaster clock. **Note:** For ring resiliency to successfully exchange master/slave timing over 1000BASE-T, the link partner must also support ring resiliency. # 3.7 Automatic Media Sense Interface Mode Automatic media sense (AMS) mode automatically sets the media interface to Cat5 mode or SerDes mode. The active media mode chosen is based on the automatic media sense preferences set in the device register 23, bit 11. The following illustration shows a block diagram of AMS functionality on ports 0 through 3 of the VSC8552-02 device. Figure 20 • Automatic Media Sense Block Diagram When both the SerDes and Cat5 media interfaces attempt to establish a link, the preferred media interface overrides a linkup of the nonpreferred media interface. For example, if the preference is set for SerDes mode and Cat5 media establishes a link, Cat5 becomes the active media interface. However, after the SerDes media interface establishes a link, the Cat5 interface drops its link because the preference was set for SerDes mode. In this scenario, the SerDes preference determines the active media source until the SerDes link is lost. Also, Cat5 media cannot link up unless there is no SerDes media link established. The following table shows the possible link conditions based on preference settings. Table 4 • AMS Media Preferences | Preference<br>Setting | Cat5 Linked,<br>Fiber Not Linked | SerDes Linked,<br>Cat5 Not Linked | Cat5 Linked,<br>SerDes Attempts<br>to Link | SerDes Linked,<br>Cat5 Attempts<br>to Link | Both Cat5 and<br>SerDes Attempt<br>to Link | |-----------------------|----------------------------------|-----------------------------------|--------------------------------------------|--------------------------------------------|--------------------------------------------| | SerDes | Cat5 | SerDes | SerDes | SerDes | SerDes | | Cat5 | Cat5 | SerDes | Cat5 | Cat5 | Cat5 | The status of the media mode selected by the AMS can be read from device register 20E1, bits 7:6. It indicates whether copper media, SerDes media, or no media is selected. Each PHY has four automatic media sense modes. The difference between the modes is based on the SerDes media modes: - SGMII or QSGMII MAC to AMS and 1000BASE-X SerDes - SGMII or QSGMII MAC to AMS and 100BASE-FX SerDes - SGMII or QSGMII MAC to AMS and SGMII (protocol transfer) For more information about SerDes media mode functionality with AMS enabled, see SerDes Media Interface, page 13. #### 3.8 Reference Clock The device reference clock supports both 25 MHz and 125 MHz clock signals. The reference clock can be either differential or single-ended. If differential, it must be capacitively coupled and LVDS compatible. # 3.8.1 Configuring the Reference Clock The REFCLK\_SEL2 pin configures the reference clock speed. The following table shows the functionality and associated reference clock frequency. Table 5 • REFCLK Frequency Selection | REFCLK_SEL2 | Frequency | |-------------|-----------| | 0 | 25 MHz | | 1 | 125 MHz | # 3.8.2 Single-Ended REFCLK Input To use a single-ended reference clock, an external resistor network is required. The purpose of the network is to limit the amplitude and to adjust the center of the swing. The configurations for a single-ended REFCLK, with the clock centered at 1 V and a 500 mV peak-to-peak swing, are shown in the following illustrations. Figure 21 • 2.5 V CMOS Single-Ended REFCLK Input Resistor Network Figure 22 • 3.3 V CMOS Single-Ended REFCLK Input Resistor Network Figure 23 • 5 V CMOS Single-Ended REFCLK Input Resistor Network **Note:** A single-ended 25 MHz reference clock is not guaranteed to meet requirements for QSGMII MAC operation. ## 3.8.3 Differential REFCLK Input AC coupling is required when using a differential REFCLK. Differential clocks must be capacitively coupled and LVDS compatible. The following illustration shows the configuration. Figure 24 • AC Coupling for REFCLK Input # 3.9 Ethernet Inline Powered Devices The VSC8552-02 can detect legacy inline powered devices in Ethernet network applications. Inline powered detection capability is useful in systems that enable IP phones and other devices (such as wireless access points) to receive power directly from their Ethernet cable, similar to office digital phones receiving power from a private branch exchange (PBX) office switch over telephone cabling. This type of setup eliminates the need for an external power supply and enables the inline powered device to remain active during a power outage, assuming that the Ethernet switch is connected to an uninterrupted power supply, battery, back-up power generator, or other uninterruptable power source. For more information about legacy inline powered device detection, visit the Cisco Web site at www.cisco.com. The following illustration shows an example of an inline powered Ethernet switch application. Figure 25 • Inline Powered Ethernet Switch Diagram The following procedure describes the process that an Ethernet switch must perform to process inline power requests made by a link partner (LP) that is, in turn, capable of receiving inline power: - 1. Enable the inline powered device detection mode on each VSC8552-02 PHY using its serial management interface. Set register bit 23E1.10 to 1. - 2. Ensure that the VSC8552-02 autonegotiation enable bit (register 0.12) is also set to 1. In the application, the device sends a special fast link pulse (FLP) signal to the LP. Reading register bit 23E1.9:8 returns 00 during the search for devices that require power over Ethernet (PoE). - 3. The VSC8552-02 PHY monitors its inputs for the FLP signal looped back by the LP. An LP capable of receiving PoE loops back the FLP pulses when the LP is in a powered down state. This is reported when VSC8552-02 register bit 23E1.9:8 reads back 01. It can also be verified as an inline power detection interrupt by reading VSC8552-02 register bit 26.9, which should be a 1, and which is subsequently cleared and the interrupt de-asserted after the read. When an LP device does not loop back the FLP after a specific time, VSC8552-02 register bit 23E1.9:8 automatically resets to 10. - 4. If the VSC8552-02 PHY reports that the LP requires PoE, the Ethernet switch must enable inline power on this port, externally of the PHY. - 5. The PHY automatically disables inline powered device detection when the VSC8552-02 register bits 23E1.9:8 automatically reset to 10, and then automatically changes to its normal autonegotiation process. A link is then autonegotiated and established when the link status bit is set (register bit 1.2 is set to 1). - 6. In the event of a link failure (indicated when VSC8552-02 register bit 1.2 reads 0), it is recommended that the inline power be disabled to the inline powered device external to the PHY. The VSC8552-02 PHY disables its normal autonegotiation process and re-enables its inline powered device detection mode. # 3.10 IEEE 802.3af PoE Support The VSC8552-02 device is compatible with designs that are intended for use in systems that supply power to data terminal equipment (DTE) by means of the MDI or twisted pair cable, as described in IEEE 802.3af Clause 33. # 3.11 ActiPHY Power Management In addition to the IEEE-specified power-down control bit (device register bit 0.11), the device also includes an ActiPHY power management mode for each PHY. This mode enables support for power-sensitive applications. It utilizes a signal-detect function that monitors the media interface for the presence of a link to determine when to automatically power-down the PHY. The PHY wakes up at a programmable interval and attempts to wake up the link partner PHY by sending a burst of FLP over copper media. The ActiPHY power management mode in the VSC8552-02 is enabled on a per-port basis during normal operation at any time by setting register bit 28.6 to 1. The following operating states are possible when ActiPHY mode is enabled: - · Low power state - · Link partner wake-up state - Normal operating state (link-up state) The VSC8552-02 switches between the low power state and LP wake-up state at a programmable rate (the default is two seconds) until signal energy has been detected on the media interface pins. When signal energy is detected, the PHY enters the normal operating state. If the PHY is in its normal operating state and the link fails, the PHY returns to the low power state after the expiration of the link status time-out timer. After reset, the PHY enters the low power state. When autonegotiation is enabled in the PHY, the ActiPHY state machine operates as described. When autonegotiation is disabled and the link is forced to use 10BASE-T or 100BASE-TX modes while the PHY is in its low power state, the PHY continues to transition between the low power and LP wake-up states until signal energy is detected on the media pins. At that time, the PHY transitions to the normal operating state and stays in that state even when the link is dropped. When autonegotiation is disabled while the PHY is in the normal operation state, the PHY stays in that state when the link is dropped and does not transition back to the low power state. The following illustration shows the relationship between ActiPHY states and timers. Figure 26 • ActiPHY State Diagram #### 3.11.1 Low Power State In the low power state, all major digital blocks are powered down. However, the SMI interface (MDC, MDIO, and MDINT) functionality is provided. In this state, the PHY monitors the media interface pins for signal energy. The PHY comes out of low power state and transitions to the normal operating state when signal energy is detected on the media. This happens when the PHY is connected to one of the following: - Autonegotiation-capable link partner - Another PHY in enhanced ActiPHY LP wake-up state In the absence of signal energy on the media pins, the PHY periodically transitions from low-power state to LP wake-up state, based on the programmable sleep timer (register bits 20E1.14:13). The actual sleep time duration is randomized from –80 ms to 60 ms to avoid two linked PHYs in ActiPHY mode entering a lock-up state during operation. ## 3.11.2 Link Partner Wake-Up State In the link partner wake-up state, the PHY attempts to wake up the link partner. Up to three complete FLP bursts are sent on alternating pairs A and B of the Cat5 media for a duration based on the wake-up timer, which is set using register bits 20E1.12:11. In this state, SMI interface (MDC, MDIO, and MDINT) functionality is provided. After sending signal energy on the relevant media, the PHY returns to the low power state. # 3.11.3 Normal Operating State In the normal operating state, the PHY establishes a link with a link partner. When the media is unplugged or the link partner is powered down, the PHY waits for the duration of the programmable link status time-out timer, which is set using register bit 28.7 and bit 28.2. It then enters the low power state. # 3.12 Media Recovered Clock Outputs For Synchronous Ethernet applications, the VSC8552-02 includes two recovered clock output pins, RCVRDCLK1 and RCVRDCLK2, controlled by registers 23G and 24G, respectively. The recovered clock pins are synchronized to the clock of the active media link. To enable recovered clock output, set register 23G or 24G, bit 15, to 1. By default, the recovered clock output pins are disabled and held low, including when NRESET is asserted. Registers 23G and 24G also control the PHY port for clock output, the clock source, the clock frequency (either 25 MHz, 31.25 MHz, or 125 MHz), and squelch conditions. **Note:** When EEE is enabled on a link, the use of the recovered clock output is not recommended due to long holdovers occurring during EEE Quiet/Refresh cycles. # 3.12.1 Clock Selection Settings On each pin, the recovered clock supports the following sources, as set by registers 23G or 24G, bits 2:0: - Fiber SerDes media recovered clock - Copper PHY recovered clock - Copper PHY media transmitter TCLK output (RCVRDCLK1 only.) For more information, see Table 66, page 74 and Table 67, page 75. **Note:** When using the automatic media sense feature, the recovered clock output cannot automatically change between each active media. Changing the media source must be managed through the recovered clock register settings. Adjust the squelch level to enable 1000BASE-T master mode recovered clock for SyncE operation. This is accomplished by changing the 23G and 24G register bits 5:4 to 01. This setting also provides clock out for 10BASE-T operation. For 1000BASE-T master mode, the clock is based on the VSC8552-02 REFCLK input, which is a local clock. # 3.12.2 Clock Output Squelch Under certain conditions, the PHY outputs a clock based on the REFCLK\_P and REFCLK\_N pins, such as when there is no link present or during autonegotiation. To prevent an undesirable clock from appearing on the recovered clock pins, the VSC8552-02 squelches, or inhibits, the clock output based on any of the following criteria: - No link is detected (the link status register 1, bit 2 = 0). In fiber media modes, sync status is required to unsquelch the recovered clock output instead of link status. - The link is found to be unstable using the fast link failure detection feature. The GPIO9/FASTLINK-FAIL pin is asserted high when enabled. - The active link is in 10BASE-T or in 1000BASE-T master mode. These modes produce unreliable recovered clock sources. - · CLK SQUELCH IN is enabled to squelch the clock. Use registers 23G or 24G, bits 5:4 to configure the clock squelch criteria. These registers can also disable the squelch feature. The CLK\_SQUELCH\_IN pin controls the squelching of the clock. Both RCVRDCLK1 and RCVRDCLK2 are squelched when the CLK\_SQUELCH\_IN pin is high. # 3.13 Serial Management Interface The VSC8552-02 device includes an IEEE 802.3-compliant serial management interface (SMI) that is affected by use of its MDC and MDIO pins. The SMI provides access to device control and status registers. The register set that controls the SMI consists of 32 16-bit registers, including all required IEEE-specified registers. Also, there are additional pages of registers accessible using device register 31 Energy efficient Ethernet control registers are available through the SMI using Clause 45 registers and Clause 22 register access in registers 13 through 14. For more information, see Table 7, page 27 and Table 70, page 76. The SMI is a synchronous serial interface with input data to the VSC8552-02 on the MDIO pin that is clocked on the rising edge of the MDC pin. The output data is sent on the MDIO pin on the rising edge of the MDC signal. The interface can be clocked at a rate from 0 MHz to 12.5 MHz, depending on the total load on MDIO. An external $2-k\Omega$ pull-up resistor is required on the MDIO pin. #### 3.13.1 SMI Frames Data is transferred over the SMI using 32-bit frames with an optional, arbitrary-length preamble. Before the first frame can be sent, at least two clock pulses on MDC must be provided with the MDIO signal at logic one to initialize the SMI state machine. The following illustrations show the SMI frame format for read and write operations. Figure 27 • SMI Read Frame Figure 28 • SMI Write Frame The following list provides additional information about the terms used in the SMI read and write timing diagrams. - Idle—During idle, the MDIO node goes to a high-impedance state. This allows an external pull-up resistor to pull the MDIO node up to a logical 1 state. Because the idle mode does not contain any transitions on MDIO, the number of bits is undefined during idle. - Preamble—By default, preambles are not expected or required. The preamble is a string of ones. If it exists, the preamble must be at least 1 bit; otherwise, it can be of an arbitrary length. - Start of Frame (SFD)—A pattern of 01 indicates the start of frame. If the pattern is not 01, all following bits are ignored until the next preamble pattern is detected. - Read or Write Opcode—A pattern of 10 indicates a read. A 01 pattern indicates a write. If the bits are not either 01 or 10, all following bits are ignored until the next preamble pattern is detected. - PHY Address—The particular VSC8552-02 responds to a message frame only when the received PHY address matches its physical address. The physical address is 5 bits long (4:0). - Register Address—The next five bits are the register address. - Turnaround—The two bits used to avoid signal contention when a read operation is performed on the MDIO are called the turnaround (TA) bits. During read operations, the VSC8552-02 drives the second TA bit, a logical 0. - Data—The 16-bits read from or written to the device are considered the data or data stream. When data is read from a PHY, it is valid at the output from one rising edge of MDC to the next rising edge of MDC. When data is written to the PHY, it must be valid around the rising edge of MDC. - Idle—The sequence is repeated. # 3.13.2 SMI Interrupt The SMI includes an output interrupt signal, MDINT, for signaling the station manager when certain events occur in the VSC8552-02. The MDINT pin can be configured for open-drain (active-low) by tying the pin to a pull-up resistor and to VDDIO. The following illustration shows this configuration. Figure 29 • MDINT Configured as an Open-Drain (Active-Low) Pin Alternatively, the MDINT pin can be configured for open-source (active-high) by tying the pin to a pull-down resistor and to VSS. The following illustration shows this configuration. Figure 30 • MDINT Configured as an Open-Source (Active-High) Pin When a PHY generates an interrupt, the MDINT pin is asserted (driven high or low, depending on resistor connection) if the interrupt pin enable bit (MII register 25.15) is set. ## 3.14 LED Interface The LED interface supports the following configurations: direct drive, basic serial LED mode, and enhanced serial LED mode. The polarity of the LED outputs is programmable and can be changed through register 17E2, bits 13:10. The default polarity is active low. Direct drive mode provides four LED signals per port, LED0\_[0:3] through LED3\_[0:3]. The mode and function of each LED signal can be configured independently. When serial LED mode is enabled, the direct drive pins not used by the serial LED interface remain available. In basic serial LED mode, all signals that can be displayed on LEDs are sent as LED\_Data and LED\_CLK for external processing. In enhanced serial LED mode, up to four LED signals per port can be sent as LED\_Data, LED\_CLK, LED\_LD, and LED\_Pulse. The following sections provide detailed information about the various LED modes. Note: LED number is listed using the convention, LED<LED#> <Port#>. The following table shows the bit 9 settings for register 14G that are used to control the LED behavior for all the LEDs in VSC8552-02. **Note:** Enhanced serial LED mode will use the V<sub>DD</sub> LED drive state (alternate setting), regardless of the setting in register 14G.9. Table 6 • LED Drive State | Setting | Active | Not Active | |-------------------------------|--------|------------| | 14G.9 = 1 (default) | Ground | Tristate | | 14G.9 = 0 (alternate setting) | Ground | $V_{DD}$ | ### **3.14.1 LED Modes** Each LED pin can be configured to display different status information that can be selected by setting the LED mode in register 29. The modes listed in the following table are equivalent to the setting used in register 29 to configure each LED pin. The default LED state is active low and can be changed by modifying the value in register 17E2, bits 13:10. The blink/pulse-stretch is dependent on the LED behavior setting in register 30. The following table provides a summary of the LED modes and functions. Table 7 • LED Mode and Function Summary | Mode | Function Name | LED State and Description | |------|-----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | Link/Activity | 1: No link in any speed on any media interface. 0: Valid link at any speed on any media interface. Blink or pulse-stretch = Valid link at any speed on any media interface with activity present. | | 1 | Link1000/Activity | 1: No link in 1000BASE-T or 1000BASE-X. 0: Valid 1000BASE-T or 1000BASE-X. Blink or pulse-stretch = Valid 1000BASE-T or 1000BASE-X link with activity present. | | 2 | Link100/Activity | 1: No link in 100BASE-TX or 100BASE-FX. 0: Valid 100BASE-TX or 100BASE-FX. Blink or pulse-stretch = Valid 100BASE-TX or 100BASE-FX link with activity present. | | 3 | Link10/Activity | 1: No link in 10BASE-T. 0: Valid 10BASE-T link. Blink or pulse-stretch = Valid 10BASE-T link with activity present. | | 4 | Link100/1000/Activity | 1: No link in 100BASE-TX, 100BASE-FX, 1000BASE-X, or 1000BASE-T. 0: Valid 100BASE-TX, 100BASE-FX, 1000BASE-X, or 1000BASE-T link. Blink or pulse-stretch = Valid 100BASE-TX, 100BASE-FX, 1000BASE-T link with activity present. | | 5 | Link10/1000/Activity | 1: No link in 10BASE-T, 1000BASE-X, or 1000BASE-T. 0: Valid 10BASE-T, 1000BASE-X, or 1000BASE-T link. Blink or pulse-stretch = Valid 10BASE-T, 1000BASE-X, or 1000BASE-T link with activity present. | | 6 | Link10/100/Activity | 1: No link in 10BASE-T, 100BASE-FX, or 100BASE-TX. 0: Valid 10BASE-T, 100BASE-FX, or 100BASE-TX link. Blink or pulse-stretch = Valid 10BASE-T, 100BASE-FX, or 100BASE-TX link with activity present. | | 7 | Link100BASE-FX/1000BAS<br>E-X/Activity | 1: No link in 100BASE-FX or 1000BASE-X. 0: Valid 100BASE-FX or 1000BASE-X link. Blink or pulse-stretch = Valid 100BASE-FX or 1000BASE-X link with activity present. | | 8 | Duplex/Collision | Link established in half-duplex mode, or no link established. Link established in full-duplex mode. Blink or pulse-stretch = Link established in half-duplex mode but collisions are present. | | 9 | Collision | 1: No collision detected. Blink or pulse-stretch = Collision detected. | | 10 | Activity | 1: No activity present. Blink or pulse-stretch = Activity present (becomes TX activity present when register bit 30.14 is set to 1). | | 11 | 100BASE-FX/1000BASE-X<br>Fiber Activity | 1: No 100BASE-FX or 1000BASE-X activity present. Blink or pulse-stretch = 100BASE-FX or 1000BASE-X activity present (becomes RX activity present when register bit 30.14 is set to 1). | Table 7 • LED Mode and Function Summary (continued) | Mode | Function Name | LED State and Description | |------|-----------------------|--------------------------------------------------------------------------------------------------------| | 12 | Autonegotiation Fault | No autonegotiation fault present. O: Autonegotiation fault occurred. | | 13 | Serial Mode | Serial stream. See Basic Serial LED Mode, page 29. Only relevant on PHY port 0 and reserved in others. | | 14 | Force LED Off | 1: De-asserts the LED <sup>(1)</sup> . | | 15 | Force LED On | 0: Asserts the LED <sup>(1)</sup> . | <sup>1.</sup> Setting this mode suppresses LED blinking after reset. ### 3.14.2 Extended LED Modes In addition to the LED modes in register 29, there are also additional LED modes that are enabled on the LED0\_[1:0] pins whenever the corresponding register 19E1, bits 15 to 12 are set to 1. Each of these bits enables extended modes on a specific LED pin and these extended modes are shown in the following table. For example, LED0 = mode 17 means that register 19E1 bit 12 = 1 and register 29 bits 3 to 0 = 0001. The following table provides a summary of the extended LED modes and functions. Table 8 • Extended LED Mode and Function Summary | Mode | Function Name | LED State and Description | |------|-------------------------|------------------------------------------------------------------------------------------| | 16 | Link1000BASE-X Activity | 1: No link in 1000BASE-X. 0: Valid 1000BASE-X link. | | 17 | Link100BASE-FX Activity | 1: No link in 100BASE-FX. 0: Valid 100BASE-FX link. | | 18 | 1000BASE-X Activity | 1: No 1000BASE-X activity present. Blink or pulse-stretch = 1000BASE-X activity present. | | 19 | 100BASE-FX Activity | 1: No 100BASE-FX activity present. Blink or pulse-stretch = 100BASE-FX activity present. | | 20 | Force LED Off | 1: De-asserts the LED. | | 21 | Force LED On | 0: Asserts the LED. LED pulsing is disabled in this mode. | | 22 | Fast Link Fail | Enable fast link fail on the LED pin Disable | ## 3.14.3 LED Behavior Several LED behaviors can be programmed into the VSC8552-02. Use the settings in register 30 and 19E1 to program LED behavior, which includes the following. #### 3.14.3.1 **LED Combine** Enables an LED to display the status for a combination of primary and secondary modes. This can be enabled or disabled for each LED pin. For example, a copper link running in 1000BASE-T mode and activity present can be displayed with one LED by configuring an LED pin to Link1000/Activity mode. The LED asserts when linked to a 1000BASE-T partner and also blinks or performs pulse-stretch when activity is either transmitted by the PHY or received by the Link Partner. When disabled, the combine feature only provides status of the selected primary function. In this example, only Link1000 asserts the LED, and the secondary mode, activity, does not display when the combine feature is disabled. #### 3.14.3.2 LED Blink or Pulse-Stretch This behavior is used for activity and collision indication. This can be uniquely configured for each LED pin. Activity and collision events can occur randomly and intermittently throughout the link-up period. Blink is a 50% duty cycle oscillation of asserting and de-asserting an LED pin. Pulse-stretch guarantees that an LED is asserted and de-asserted for a specific period of time when activity is either present or not present. These rates can also be configured using a register setting. #### 3.14.3.3 Rate of LED Blink or Pulse-Stretch This behavior controls the LED blink rate or pulse-stretch length when blink/pulse-stretch is enabled on an LED pin. The blink rate, which alternates between a high and low voltage level at a 50% duty cycle, can be set to 2.5 Hz, 5 Hz, 10 Hz, or 20 Hz. For pulse-stretch, the rate can be set to 50 ms, 100 ms, 200 ms, or 400 ms. The blink rate selection for PHY0 globally sets the rate used for all LED pins on all PHY ports. #### 3.14.3.4 LED Pulsing Enable To provide additional power savings, the LEDs (when asserted) can be pulsed at 5 kHz with a programmable duty cycle through register 25G bits 15:8. For duty cycle details, see Table 89, page 86. #### 3.14.3.5 LED Blink After Reset The LEDs will blink for one second after power-up and after any time all resets have been de-asserted. This can be disabled through register 19E1, bit 11 = 0. #### 3.14.3.6 Fiber LED Disable This bit controls whether the LEDs indicate the fiber and copper status (default) or the copper status only. ### 3.14.3.7 Pulse Programmable Control These bits add the ability to width and frequency of LED pulses. This feature facilitates power reduction options. #### 3.14.3.8 Fast Link Failure For more information about this feature, see Fast Link Failure Indication, page 30. ### 3.14.4 Basic Serial LED Mode Optionally, the VSC8552-02 can be configured so that access to all its LED signals is available through two pins. This option is enabled by setting LED0 on PHY0 to serial LED mode in register 29, bits 7:0 to 0xDD. When setting 3:0 to 0xD on the serial data signal is enabled, setting 7:4 to 0xD enables the serial clock. When serial LED mode is enabled, the LED0\_0 pin becomes the serial data pin, and the LED1\_0 pin becomes the serial clock pin. All other LED pins can still be configured normally. The serial LED mode clocks the 48 LED status bits on the rising edge of the serial clock where bits 25:48 are ignored. The LED behavior settings can also be used in serial LED mode. The controls are used on a per-PHY basis, where the LED combine and LED blink or pulse-stretch setting of LED0\_n for each PHY is used to control the behavior of each bit of the serial LED stream for each corresponding PHY. To configure LED behavior, set device register 30. The following table shows the 48-bit serial output bitstream of each LED signal where bits 25:48 are ignored. The individual signals can be clocked in the following order. PHY1 Output PHY0 Link/activity 1 13 Link1000/activity 2 14 3 15 Link100/activity Link10/activity 4 16 Fiber link/activity 5 17 Duplex/collision 18 6 Collision 7 19 Table 9 • LED Serial Bitstream Order Table 9 • LED Serial Bitstream Order (continued) | Output | PHY0 | PHY1 | |-----------------------|------|------| | Activity | 8 | 20 | | Fiber activity | 9 | 21 | | Tx activity | 10 | 22 | | Rx activity | 11 | 23 | | Autonegotiation fault | 12 | 24 | ### 3.14.5 Enhanced Serial LED Mode VSC8552-02 can be configured to output up to four LED signals per port on a serial stream that can be de-serialized externally to drive LEDs on the system board. In enhanced serial LED mode, the port 0 and port 1 LED output pins serve the following functions: - LED0\_0/LED0\_1: LED\_DATA - LED1 0/LED1 1: LED CLK - LED2 0/LED2 1: LED LD - LED3 0/LED3 1: LED PULSE The serial LED\_DATA is shifted out on the falling edge of LED\_CLK and is latched in the external serial-to-parallel converter on the rising edge of LED\_CLK. The falling edge of LED\_LD signal can be used to shift the data from the shift register in the converter to the parallel output drive register. When a separate parallel output drive register is not used in the external serial-to-parallel converter, the LEDs will blink at a high frequency as the data bits are being shifted through, which may be undesirable. LED pin functionality is controlled by setting register 25G, bits 7:1. The LED\_PULSE signal provides a 5 kHz pulse stream whose duty cycle can be modulated to turn on/off LEDs at a high rate. This signal can be tied to the output enable signal of the serial-to-parallel converter to provide the LED dimming functionality to save energy. The LED\_PULSE duty cycle is controlled by setting register 25G, bits 15:8. # 3.14.6 LED Port Swapping For additional hardware configurations, the VSC8552-02 can have its LED port order swapped. This is a useful feature to help simplify PCB layout design. Register 25G bit 0 controls the LED port swapping mode. Note: LED port swapping only applies to the parallel LED outputs and does not affect the serial LED outputs. ## 3.15 Fast Link Failure Indication To aid Synchronous Ethernet applications, the VSC8552-02 can indicate the onset of a link failure in less than 1 ms (worst-case <3 ms). By comparison, the IEEE 802.3 standard establishes a delay of up to 750 ms before indicating that a 1000BASE-T link is no longer present. A fast link failure indication is critical to support ports used in a synchronization timing link application. The fast link failure indication works for all copper media speeds, but not for fiber media. Fast link failure is supported for each PHY port through the GPIO9/FASTLINK-FAIL pin. For details on how to use the FASTLINK-FAIL pin, see Table 51, page 64 and Table 83, page 82. **Note:** For all links except 1000BASE-T, the fast link failure indication matches the link status register (address 1, bit 2). For 1000BASE-T links, the link failure is based on a circuit that analyzes the integrity of the link, and at the indication of failure, will assert. Note: The Fast Link Failure Indication should not be used when EEE is enabled on a link. # 3.16 Integrated Two-Wire Serial Multiplexer The VSC8552-02 includes an integrated dual two-wire serial multiplexer (MUX), eliminating the need for an external two-wire serial device for the control and status of SFP or PoE modules. There are three two-wire serial controller pins: two clocks and one shared data pin. Each SFP or PoE connects to the multipurpose GPIO[5:4]\_I2C\_SCL\_[1:0] and GPIO8/I2C\_SDA device pins, which must be configured to the corresponding two-wire serial function. For more information about configuring the pins, see Two-Wire Serial MUX Control 1, page 82. For SFP modules, VSC8552-02 can also provide control for the MODULE DETECT and TX DIS module pins using the multipurpose LED and GPIO pins. Figure 31 • Two-Wire Serial MUX with SFP Control and Status # 3.16.1 Read/Write Access Using the Two-Wire Serial MUX Using the integrated two-wire serial MUX, the VSC8552-02 device can read and write to an SFP or PoE module through the SCL and SDA pins. If the ability is required to write to the slave two-wire serial device, refer to the device's specific datasheet for more information. **Note:** The VSC8552-02 device does not automatically increment the two-wire serial address. Each desired address must be intentionally set. Main control of the integrated two-wire serial MUX is available through register 20G. The two-wire serial MUX pins are enabled or disabled using register 20G bits 3:0. Register 20G bits 15:9 set the two-wire serial device address (the default is 0xA0). Using register 20G bits 5:4, the two-wire serial frequency can be changed from 100 kHz to other speeds, such as 50 kHz, 100 kHz (the default), 400 kHz, and 2 MHz. Note: The frequencies listed are available when the PHY API is used. Registers 21G and 22G provide status and control of the read/write process. The following illustration shows the read and write register flow. Figure 32 • Two-Wire Serial MUX Read and Write Register Flow To read a value from a specific address of the two-wire serial slave device: - 1. Read the VSC8552-02 device register 21G bit 15, and ensure that it is set. - 2. Write the PHY port address to be read to register 21G bits 11:10. - 3. Write the two-wire serial address to be read to register 21G bits 7:0. - 4. Set both register 21G bits 8 and 9 to 1. - 5. When register 21G bit 15 changes to 1, read the 8-bit data value found at register 22G bits 15:8. This is the contents of the address just read by the PHY. To write a value to a specific address of the two-wire serial slave device: - 1. Read the VSC8552-02 device register 21G bit 15 and ensure that it is set. - 2. Write the PHY port address to be written to register 21G bits 11:10. - 3. Write the address to be written to register 21G bits 7:0. - 4. Set register 21 bit 8 to 0. - 5. Set register 22G bits 7:0 with the 8-bit value to be written to the slave device. - Set register 21G bit 9 to 1. To avoid collisions during read and write transactions on the two-wire serial bus, always wait until register 21G bit 15 changes to 1 before performing another two-wire serial read or write operation. ### 3.17 GPIO Pins The VSC8552-02 provides 14 multiplexed general purpose input/output (GPIO) pins. All device GPIO pins and their behavior are controlled using registers. The following table shows an overview of the register controls for GPIO pins. For more information, see General Purpose Registers, page 77. Table 10 • Register Bits for GPIO Control and Status | GPIO Pin | GPIO_ctrl | GPIO Input | GPIO Output | GPIO Output Enable | |-----------------|-----------|------------|-------------|--------------------| | GPIO0/SIGDET0 | 13G.1:0 | 15G.0 | 16G.0 | 17G.0 | | GPIO1/SIGDET1 | 13G.3:2 | 15G.1 | 16G.1 | 17G.1 | | GPIO4/I2C_SCL_0 | 13G.9:8. | 15G.4 | 16G.4 | 17G.4 | | GPIO5/I2C_SCL_1 | 13G.11:10 | 15G.5 | 16G.5 | 17G.5 | Table 10 • Register Bits for GPIO Control and Status (continued) | GPIO Pin | GPIO_ctrl | GPIO Input | GPIO Output | GPIO Output Enable | |---------------------|-----------|------------|-------------|--------------------| | GPIO8/I2C_SDA | 14G.1:0 | 15G.8 | 16G.8 | 17G.8 | | GPIO9/FASTLINK_FAIL | 14G.3:2 | 15G.9 | 16G.9 | 17G.9 | # 3.18 Testing Features The VSC8552-02 device includes several testing features designed to facilitate performing system-level debugging and in-system production testing. This section describes the available features. ### 3.18.1 Ethernet Packet Generator The Ethernet packet generator (EPG) can be used at each of the 10/100/1000BASE-T speed settings for copper Cat5 media and fiber media to isolate problems between the MAC and the VSC8552-02, or between a locally connected PHY and its remote link partner. Enabling the EPG feature effectively disables all MAC interface transmit pins and selects the EPG as the source for all data transmitted onto the twisted pair interface. This feature is not used when the SerDes media is set to pass-through mode. **Important** The EPG is intended for use with laboratory or in-system testing equipment only. Do not use the EPG testing feature when the VSC8552-02 is connected to a live network. To enable the VSC8552-02 EPG feature, set the device register bit 29E1.15 to 1. When the EPG is enabled, packet loss occurs during transmission of packets from the MAC to the PHY. However, the PHY receive output pins to the MAC are still active when the EPG is enabled. When it is necessary to disable the MAC receive pins as well, set the register bit 0.10 to 1. When the device register bit 29E1.14 is set to 1, the PHY begins transmitting Ethernet packets based on the settings in registers 29E1 and 30E1. These registers set: - Source and destination addresses for each packet - · Packet size - Interpacket gap - FCS state - Transmit duration - Payload pattern When register bit 29E1.13 is set to 0, register bit 29E1.14 is cleared automatically after 30,000,000 packets are transmitted. ### 3.18.2 CRC Counters Two sets of cyclical redundancy check (CRC) counters are available in all PHYs in VSC8552-02. One set monitors traffic on the copper interface and the other set monitors traffic on the SerDes interface. The device CRC counters operate in the 100BASE-FX/1000BASE-X over SerDes mode as well as in the 10/100/1000BASE-T mode as follows: After receiving a packet on the media interface, register bit 15 in register 18E1 or register 28E3 is set and cleared after being read. The packet then is counted by either the good CRC counter or the bad CRC counter. Both CRC counters are also automatically cleared when read. The good CRC counter's highest value is 9,999 packets. After this value is reached, the counter clears on the 10,000<sup>th</sup> packet and continues to count additional packets beyond that value. The bad CRC counter stops counting when it reaches its maximum counter limit of 255 packets. #### 3.18.2.1 Copper Interface CRC Counters Two separate CRC counters are available and reside between the copper interface PCSs and SerDes MAC interface. There is a 14-bit good CRC counter available through register bits 18E1.13:0 and a separate 8-bit bad CRC counter available in register bits 23E1.7:0. #### 3.18.2.2 SerDes Interface CRC Counters Two separate CRC counters are available and reside between the SerDes media interface PCSs and SerDes MAC interface. There is a 14-bit good CRC counter available through register bits 28E3.13:0 and a separate 8-bit bad CRC counter available in register bits 29E3.7:0. #### 3.18.2.3 SerDes Fiber Media Transmit Counters Two fiber media transmit counters are available to verify packets being transmitted on the fiber media. Register bits 21E3.13:0 are the good CRC packet counters and register bits 22E3.7:0 are the CRC error counters. ## 3.18.3 Far-End Loopback The far-end loopback testing feature is enabled by setting register bit 23.3 to 1. When enabled, it forces incoming data from a link partner on the current media interface, into the MAC interface of the PHY, to be retransmitted back to the link partner on the media interface as shown in the following illustration. In addition, the incoming data also appears on the receive data pins of the MAC interface. Data present on the transmit data pins of the MAC interface is ignored when using this testing feature. Figure 33 • Far-End Loopback Diagram # 3.18.4 Near-End Loopback When the near-end loopback testing feature is enabled, transmitted data (TXD) is looped back in the PCS block onto the receive data signals (RXD), as shown in the following illustration. When using this testing feature, no data is transmitted over the network. To enable near-end loopback, set the device register bit 0.14 to 1. Figure 34 • Near-End Loopback Diagram # 3.18.5 Connector Loopback The connector loopback testing feature allows the twisted pair interface to be looped back externally. When using this feature, the PHY must be connected to a loopback connector or a loopback cable. Connect pair A to pair B, and pair C to pair D, as shown in the following illustration. The connector loopback feature functions at all available interface speeds. Figure 35 • Connector Loopback Diagram When using the connector loopback testing feature, the device autonegotiation, speed, and duplex configuration is set using device registers 0, 4, and 9. For 1000BASE-T connector loopback, the following additional writes are required. Execute the additional writes in the following order: - 1. Enable the 1000BASE-T connector loopback. Set register bit 24.0 to 1. - 2. Disable pair swap correction. Set register bit 18.5 to 1. ## 3.18.6 SerDes Loopbacks For test purposes, the SerDes and SerDes macro interfaces provides several data loops. The following illustration shows the SerDes loopbacks. Figure 36 • Data Loops of the SerDes Macro ### 3.18.6.1 RGMII/SGMII Mode When the MAC interface is configured in RGMII/SGMII mode, write the following 16-bit value to register 18G: Bits 15:12 0x9 Bits 11:8: Port address (0x0 to 0x3) Bits 7:4: Loopback type Bits 3:0: 0x2 where loopback type is: 0x0: No loopback 0x2: Input loopback 0x4: Facility loopback 0x8: Equipment loopback ### 3.18.6.2 **QSGMII Mode** When the MAC interface is configured in QSGMII mode, write the following 16-bit value to register 18G: Bits 15:12 0x9 Bits 11:8: Port address (0x0) Bits 7:4: Loopback type Bits 3:0: 0x2 where loopback type is: 0x0: No loopback 0x2: Input loopback 0x4: Facility loopback 0x8: Equipment loopback **Note:** Loopback configuration affects all ports associated with a QSGMII. Individual port loopback within a QSGMII is not possible. #### 3.18.6.3 Fiber Media Port Mode When the SerDes is configured as a fiber media port, write the following 16-bit value to register 18G: Bits 15:12: 0x8 Bits 11:8: Port address Bits 7:4: Loopback type Bits 3:0: 0x2 where port address is: 0x1: Fiber0 port 0x2: Fiber1 port 0x4: Fiber2 port 0x8: Fiber3 port Port addresses for fiber media SerDes can be OR'ed together to address multiple ports using a single command. bit 18G.15 will be cleared when the internal configuration is complete. #### 3.18.6.4 Facility Loop The recovered and de-multiplexer deserializer data output is looped back to the serializer data input and replaces the data delivered by the digital core. This test loop provides the possibility to test the complete analog macro data path from outside including input buffer, clock and data recovery, serialization and output buffer. The data received by the input buffer must be transmitted by the output buffer after some delay. Additional configuration of the macro is required for facility loopback mode. When entering facility loopback mode, the set = 1 option should be run; when exiting facility loopback mode, the set = 0 option should be run. ``` PhyWrite(PhyBaseAddr, 31, 0x0010); PhyWrite(PhyBaseAddr, 18, 0x8s03); // where "s" is the physical address of the SerDes macro PhyWrite(PhyBaseAddr, 18, 0xd7cb); PhyWrite(PhyBaseAddr, 18, 0x8007); tmp1 = PhyRead(PhyBaseAddr, 18); tmp2 = tmp1 \& 0x0ff0; if (set) tmp3 = tmp2 \mid 0x0010; tmp3 = tmp2 \& 0x0fe0; tmp4 = tmp3 | 0x8006; PhyWrite(PhyBaseAddr, 18, tmp4); if (SGMII) PhyWrite(PhyBaseAddr, 18, 0x9p40); // where "p" is the logical address of the SGMII interface else ``` ``` PhyWrite(PhyBaseAddr, 18, 0x8p40); // where "p" is the logical address of the Fiber media interface // PhyBaseAddr is the 5-bit base address of the internal PHYs. // The upper 3 bits are set by the PHYADD[4:2] pins and the // lower 2 bits are 0. ``` Additional configuration of the enhanced SerDes macro is required for facility loopback mode. When entering facility loopback mode, the set = 1 option should be run; when exiting facility loopback mode, the set = 0 option should be run. ``` PhyWrite(PhyBaseAddr, 31, 0x0010); PhyWrite(PhyBaseAddr, 18, 0x8013); PhyWrite(PhyBaseAddr, 18, 0xd7cb); PhyWrite(PhyBaseAddr, 18, 0x8007); tmp1 = PhyRead(PhyBaseAddr, 18); tmp2 = tmp1 \& 0x0ff0; if (set) tmp3 = tmp2 | 0x0100; else tmp3 = tmp2 \& 0x0ef0; tmp4 = tmp3 \mid 0x8006; PhyWrite(PhyBaseAddr, 18, tmp4); PhyWrite(PhyBaseAddr, 18, 0x9c40); // PhyBaseAddr is the 5-bit base address of the internal PHYs. // The upper 3 bits are set by the PHYADD[4:2] pins and the // lower 2 bits are 0. ``` ### 3.18.6.5 Equipment Loop The 1-bit data stream at the serializer output is looped back to the deserializer and replaces the received data stream from the input buffer. This test loop provides the possibility to verify the digital data path internally. The transmit data goes through the serialization, the clock and data recovery and deserialization before the data is fed back to the digital core. **Note:** After entering equipment loopback mode, the following workaround should be run with set = 1 option in case external signal is not present; when exiting equipment loopback mode, the set = 0 option should be run: #### SGMII/QSGMII SerDes ``` PhyWrite(<phy>, 31, 0x52b5); PhyWrite(<phy>, 16, 0xa68c); tmp17 = PhyRead(<phy>,17); if (set) tmp17 \mid = 0x0010; //Set SigDet as desired, Set bit 4 else // clear SigDet tmp17 &= 0xffef; //Clear SigDet, bit 4 PhyWrite(<phy>, 17, tmp17); PhyWrite(<phy>, 16, 0x868c); PhyWrite(<phy>, 31, 0x0); Fiber media SerDes PhyWrite(<phy>, 31, 0x52b5); PhyWrite(<phy>, 16, 0xa68a); tmp17 = PhyRead(<phy>,17); if (set) tmp17 \mid= 0x0010; //Set SigDet as desired, Set bit 4 else // clear SigDet tmp17 &= 0xffef; //Clear SigDet, bit 4 PhyWrite(<phy>, 17, tmp17); PhyWrite(<phy>, 16, 0x868a); PhyWrite(<phy>, 31, 0x0); ``` ### 3.18.6.6 Input Loop The received 1-bit data stream of the input buffer is looped back asynchronously to the output buffer. This test loop provides the possibility to test only the analog parts of the RGMII/SGMII interface because only the input and output buffer are part of this loop. Note: When the enhanced SerDes macro is in input loopback, the output is inverted relative to the input. The following table shows the SerDes macro address map. Table 11 • SerDes Macro Address Map | SerDes Macro | Physical Address (s) | Interface Logical Type (p) | Address | |--------------|----------------------|----------------------------|---------| | SerDes0 | 0x0 | Fiber0 | 0x1 | | SerDes1 | 0x1 | SGMII1 | 0x1 | | SerDes2 | 0x2 | Fiber1 | 0x2 | | SerDes3 | 0x3 | SGMII2 | 0x2 | | SerDes4 | 0x4 | Fiber2 | 0x4 | | SerDes5 | 0x5 | SGMII3 | 0x3 | | SerDes6 | 0x6 | Fiber3 | 0x8 | # 3.18.7 VeriPHY Cable Diagnostics The VSC8552-02 includes a comprehensive suite of cable diagnostic functions that are available using SMI reads and writes. These functions enable a variety of cable operating conditions and status to be accessed and checked. The VeriPHY suite has the ability to identify the cable length and operating conditions and to isolate a variety of common faults that can occur on Cat5 twisted pair cabling. For functional details of the VeriPHY suite and the operating instructions, see the ENT-AN0125 PHY, Integrated PHY-Switch VeriPHY - Cable Diagnostics application note. # 3.18.8 JTAG Boundary Scan The VSC8552-02 supports the test access port (TAP) and boundary scan architecture described in IEEE 1149.1. The device includes an IEEE 1149.1-compliant test interface, referred to as a JTAG TAP interface. The JTAG boundary scan logic on the VSC8552-02, accessed using its TAP interface, consists of a boundary scan register and other logic control blocks. The TAP controller includes all IEEE-required signals (TMS, TCK, TDI, and TDO), in addition to the optional asynchronous reset signal TRST. The following illustration shows the TAP and boundary scan architecture. **Important** When JTAG is not in use, the TRST pin must be tied to ground with a pull-down resistor for normal operation. Figure 37 • Test Access Port and Boundary Scan Architecture After a TAP reset, the device identification register is serially connected between TDI and TDO by default. The TAP instruction register is loaded either from a shift register when a new instruction is shifted in, or, if there is no new instruction in the shift register, a default value of 6'b100000 (IDCODE) is loaded. Using this method, there is always a valid code in the instruction register, and the problem of toggling instruction bits during a shift is avoided. Unused codes are mapped to the BYPASS instruction. ### 3.18.9 JTAG Instruction Codes The VSC8552-02 supports the following instruction codes: Table 12 • JTAG Instruction Codes | Instruction Code | Description | |------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | BYPASS | The bypass register contains a single shift-register stage and is used to provide a minimum-length serial path (one TCK clock period) between TDI and TDO to bypass the device when no test operation is required. | | CLAMP | Allows the state of the signals driven from the component pins to be determined from the boundary scan register while the bypass register is selected as the serial path between TDI and TDO. While the CLAMP instruction is selected, the signals driven from the component pins do not change. | | EXTEST | Allows tests of the off-chip circuitry and board-level interconnections by sampling input pins and loading data onto output pins. Outputs are driven by the contents of the boundary scan cells, which have to be updated with valid values, with the PRELOAD instruction, prior to the EXTEST instruction. | Table 12 • JTAG Instruction Codes (continued) | Instruction Code | Description | |--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | HIGHZ | Places the component in a state in which all of its system logic outputs are placed in a high-impedance state. In this state, an incircuit test system can drive signals onto the connections normally driven by a component output without incurring a risk of damage to the component. This makes it possible to use a board where not all of the components are compatible with the IEEE 1149.1 standard. | | IDCODE | Provides the version number (bits 31:28), device family ID (bits 27:12), and the manufacturer identity (bits 11:1) to be serially read from the device. | | SAMPLE/PRELOA<br>D | Allows a snapshot of inputs and outputs during normal system operation to be taken and examined. It also allows data values to be loaded into the boundary scan cells prior to the selection of other boundary scan test instructions. | | USERCODE | Provides the version number (bits 31:28), part number (bits 27:12), and the manufacturer identity (bits 11:1) to be serially read from the device. | The following tables provide information about the IDCODE and USERCODE binary values stored in the device JTAG registers. Table 13 • IDCODE JTAG Device Identification Register Descriptions | Description | Device Version | Family ID | Manufacturing Identity | LSB | |--------------|----------------|---------------------|------------------------|-----| | Bit field | 31–28 | 27–12 | 11–1 | 0 | | Binary value | 0000 | 1000 0101 0111 0100 | 000 0111 0100 | 1 | Table 14 • USERCODE JTAG Device Identification Register Descriptions | Description | Device Version | Model Number | Manufacturing Identity | LSB | |--------------|----------------|---------------------|------------------------|-----| | Bit field | 31–28 | 27–12 | 11–1 | 0 | | Binary value | 0010 | 1000 0101 0101 0010 | 000 0111 0100 | 1 | The following table provides information about the location and IEEE compliance of the JTAG instruction codes used in the VSC8552-02. Instructions not explicitly listed in the table are reserved. For more information about these IEEE specifications, visit the IEEE Web site at www.IEEE.org. Table 15 • JTAG Instruction Code IEEE Compliance | | | | Register | | |--------------------|-----------|-----------------------|----------|-------------| | Instruction | Code | Selected Register | Width | IEEE 1149.1 | | EXTEST | 6'b000000 | Boundary Scan | 161 | Mandatory | | SAMPLE/PRELOA<br>D | 6'b000001 | Boundary Scan | 161 | Mandatory | | IDCODE | 6'b100000 | Device Identification | 32 | Optional | | USERCODE | 6'b100101 | Device Identification | 32 | Optional | | CLAMP | 6'b000010 | Bypass Register | 1 | Optional | | HIGHZ | 6'b000101 | Bypass Register | 1 | Optional | | BYPASS | 6'b111111 | Bypass Register | 1 | Mandatory | ## 3.18.10 Boundary Scan Register Cell Order All inputs and outputs are observed in the boundary scan register cells. All outputs are additionally driven by the contents of boundary scan register cells. Bidirectional pins have all three related boundary scan register cells: input, output, and control. The complete boundary scan cell order is available as a BSDL file format on the Microsemi Web site at www.Microsemi.com. # 3.19 100BASE-FX Halt Code Transmission and Reception The VSC8552-02 device supports transmission and reception of halt code words in 100BASE-FX mode. There are three separate scripts provided to initiate transmission of halt code words, stop transmission of halt code words and detect reception of halt code words. Use the following scripts to implement each of these functions: #### Sending the HALT codeword: ``` PhyWrite(<phy>, 31, 0x52b5); PhyWrite(<phy>, 16, 0xac82); reg18 = PhyRead(<phy>, 18); reg18 = (reg18 \& 0xf0) | 0x0c; PhyWrite(<phy>, 18, reg18); PhyWrite(<phy>, 17, 0xe739); PhyWrite(<phy>, 16, 0x8c82); PhyWrite < <phy>, 16, 0xbe80); reg17 = PhyRead(<phy>, 17); reg18 = PhyRead(<phy>, 18); reg17 = reg17 \mid 0x0040; PhyWrite(<phy>, 18, reg18); PhyWrite(<phy>, 17, reg17); PhyWrite(<phy>, 16, 0x9e80); PhyWrite(<phy>, 31, 0); Stop sending the HALT codeword: PhyWrite(<phy>, 31, 0x52b5); PhyWrite < <phy>, 16, 0xbe80); reg17 = PhyRead(<phy>, 17); reg18 = PhyRead(<phy>, 18); reg17 = reg17 \& ~0x0040; PhyWrite(<phy>, 18, reg18); PhyWrite(<phy>, 17, reg17); PhyWrite(<phy>, 16, 0x9e80); PhyWrite(<phy>, 31, 0); Detecting whether the HALT codeword is being sent by the link partner: long patternset[5] = { 0xce739, 0xe739c, 0x739ce, 0x39ce7, 0x9ce73 }; ``` #### Turning on the pattern checker: ``` PhyWrite(<phy>, 31, 0x52b5); PhyWrite(<phy>, 16, 0xbe80); reg18 = PhyRead(<phy>, 18); reg17 = PhyRead(<phy>, 17); reg17 = reg17 | 4; ``` ``` PhyWrite(<phy>, 18, reg18); PhyWrite(<phy>, 17, reg17); PhyWrite(<phy>, 16, 0x9e80); ``` #### Sweeping through all five pattern shifts checking for a match: ``` for (i = 0, matchfailed = 1; i < 5 && matchfailed; ++i) { PhyWrite(<phy>, 16, 0xac84); reg18 = PhyRead(<phy>, 18); reg18 = (reg18 & 0xf0) | (patternset[i] >> 16) PhyWrite(<phy>, 18, reg18); PhyWrite(<phy>, 17, patternset[i] & 0xffff); PhyWrite(<phy>, 16, 0x8c84); PhyWrite(<phy>, 16, 0xbe84); // Dummy read to clear latched mismatch PhyWrite(<phy>, 16, 0xbe84); // Read pattern check failure status matchfailed = PhyRead(<phy>, 17) & 1; // Extract pattern check failure status } ``` #### Turning off the pattern checker: ``` PhyWrite(<phy>, 16, 0xbe80); reg18 = PhyRead(<phy>, 18); reg17 = PhyRead(<phy>, 17); reg17 = reg17 & ~4; PhyWrite(<phy>, 18, reg18); PhyWrite(<phy>, 17, reg17); PhyWrite(<phy>, 16, 0x9e80); PhyWrite(<phy>, 31, 0); ``` HALT\_codeword\_detected =!matchfailed; # 3.20 Configuration The VSC8552-02 can be configured by setting internal memory registers using the management interface. To configure the device, perform the following steps: - 1. COMA MODE active, drive high (optional). - 2. Apply power. - 3. Apply RefClk. - 4. Release reset, drive high. Power and clock must be stable before releasing reset. - 5. Wait 120 ms minimum. - 6. Apply patch from PHY API (required for production released optional for board testing). - 7. Configure register 19G for MAC mode (to access register 19G, register 31 must be 0x10). Read register 19G. Set bits 15:14, MAC configuration as follows: - 00: SGMII - 01: QSGMII - 10: RGMII - 11: Reserved Write new register 19G. 8. Set RGMII (optional) Table 16 • Register 18E2 Settings for RGMII | Bit | Name | Setting | |-----|---------------|---------| | 6:4 | rgmii_skew_tx | 000 | | 3:1 | rgmii_skew_rx | 000 | | 0 | rgmii_bit_rev | 0 | 9. Configure register 18G for MAC on all 4 PHYs write: SGMII: 0x80F0 QSGMII: 0x80E0 RGMII: set 19G[15:14] = 0x10 to set PHY0 and PHY1 MAC to be RGMII - 10. Read register 18G until bit 15 equals 0. - 11. If Fiber Media on all 4 PHYs configure register 18G by writing: Media 1000BASE-X: 0x8FC1 Media 100BASE-FX: 0x8FD1 - 12. If Fiber Media read register 18G till bit 15 equals 0. - 13. Configure register 23 for MAC and Media mode (to access register 23, register 31 must be 0). Read register 23. Set bits 10:8 as follows: 000: Copper 010: 1000BASE-X 011: 100BASE-FX Write new register 23. - 14. Software reset. Read register 0 (to access register 0, register 31 must be 0). Set bit 15 to 1. Write new register 0. - 15. Read register 0 until bit 15 equals 0. - Release the COMA\_MODE pin, drive low (only necessary if COMA\_MODE pin is driven high or unconnected). Note: All MAC interfaces must be the same — all QSGMII, RGMII, or SGMII. ## 3.20.1 Initialization The COMA\_MODE pin provides an optional feature that may be used to control when the PHYs become active. The typical usage is to keep the PHYs from becoming active before they have been fully initialized. For more information, see Configuration, page 42. By not being active until after complete initialization keeps links from going up and down. Alternatively the COMA\_MODE pin may be connected low (ground) and the PHYs will be fully active once out of reset. # 4 Registers This section provides information about how to configure the VSC8552-02 using its internal memory registers and the management interface. The registers marked reserved and factory test should not be read or written to, because doing so may produce undesired effects. The default value documented for registers is based on the value at reset; however, in some cases, that value may change immediately after reset. The access type for each register is shown using the following abbreviations: - RO: Read Only - ROCR: Read Only, Clear on Read - RO/LH: Read Only, Latch High - RO/LL: Read Only, Latch Low - R/W: Read and Write - RWSC: Read Write Self Clearing The VSC8552-02 uses several different types of registers: - IEEE Clause 22 device registers with addresses from 0 to 31 - Three pages of extended registers with addresses from 16E1–30E1, 16E2–30E2, and 16E3–30E3 - General-purpose registers with addresses from 0G to 30G - IEEE Clause 45 devices registers accessible through the Clause 22 registers 13 and 14 to support IEEE 802.3az-2010 energy efficient Ethernet registers The following illustration shows the relationship between the device registers and their address spaces. Figure 38 • Register Space Diagram Reserved Registers—For main registers 16–31, extended registers 16E1–30E1, 16E2–30E2, 16E3–30E3, and general purpose registers 0G–30G, any bits marked as Reserved should be processed as read-only and their states as undefined. Reserved Bits—In writing to registers with reserved bits, use a read-modify-then-write technique, where the entire register is read but only the intended bits to be changed are modified. Reserved bits cannot be changed and their read state cannot be considered static or unchanging. # 4.1 Register and Bit Conventions Registers are referred to by their address and bit number in decimal notation. A range of bits is indicated with a colon. For example, a reference to address 26, bits 15 through 14 is shown as 26.15:14. A register with an E and a number attached (example 27E1) means it is a register contained within extended register page number 1. A register with a G attached (example 13G) means it is a GPIO page register. Bit numbering follows the IEEE standard with bit 15 being the most significant bit and bit 0 being the least significant bit. # 4.2 IEEE 802.3 and Main Registers In the VSC8552-02, the page space of the standard registers consists of the IEEE 802.3 standard registers and the Microsemi standard registers. The following table lists the names of the registers associated with the addresses as specified by IEEE 802.3. Table 17 • IEEE 802.3 Registers | Address | Name | |---------|------------------------------------------------------------------------------------------| | 0 | Mode Control | | 1 | Mode Status | | 2 | PHY Identifier 1 | | 3 | PHY Identifier 2 | | 4 | Autonegotiation Advertisement | | 5 | Autonegotiation Link Partner Ability | | 6 | Autonegotiation Expansion | | 7 | Autonegotiation Next-Page Transmit | | 8 | Autonegotiation Link Partner Next-Page Receive | | 9 | 1000BASE-T Control | | 10 | 1000BASE-T Status | | 11–12 | Reserved | | 13 | Clause 45 Access Registers from IEEE 802.3<br>Table 22-6 and 22.24.3.11-12 and Annex 22D | | 14 | Clause 45 Access Registers from IEEE 802.3<br>Table 22-6 and 22.24.3.11-12 and Annex 22D | | 15 | 1000BASE-T Status Extension 1 | The following table lists the names of the registers in the main page space of the device. These registers are accessible only when register address 31 is set to 0x0000. Table 18 • Main Registers | Address | Name | |---------|-------------------------------| | 16 | 100BASE-TX status extension | | 17 | 1000BASE-T status extension 2 | | 18 | Bypass control | | 19 | Error Counter 1 | | 20 | Error Counter 2 | | 21 | Error Counter 3 | | 22 | Extended control and status | | 23 | Extended PHY control 1 | | 24 | Extended PHY control 2 | | 25 | Interrupt mask | | 26 | Interrupt status | Table 18 • Main Registers (continued) | Address | Name | |---------|-------------------------------| | 27 | Reserved | | 28 | Auxiliary control and status | | 29 | LED mode select | | 30 | LED behavior | | 31 | Extended register page access | ## 4.2.1 Mode Control The device register at memory address 0 controls several aspects of VSC8552-02 functionality. The following table shows the available bit settings in this register and what they control. Table 19 • Mode Control, Address 0 (0x00) | Bit | Name | Access | Description | Default | |-----|-------------------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------| | 15 | Software reset | R/W | Self-clearing. Restores all serial management interface (SMI) registers to default state, except for sticky and super-sticky bits. 1: Reset asserted. 0: Reset de-asserted. Wait [X] after setting this bit to initiate another SMI register access. | 0 | | 14 | Loopback | R/W | 1: Loopback enabled. 0: Loopback disabled. When loop back is enabled, the device functions at the current speed setting and with the current duplex mode setting (bits 6, 8, and 13 of this register). | 0 | | 13 | Forced speed selection LSB | R/W | Least significant bit. MSB is bit 6. 00: 10 Mbps. 01: 100 Mbps. 10: 1000 Mbps. 11: Reserved. | 0 | | 12 | Autonegotiation enable | R/W | Autonegotiation enabled. Autonegotiation disabled. | 1 | | 11 | Power-down | R/W | 1: Power-down enabled. | 0 | | 10 | Isolate | R/W | 1: Disconnect the MAC-side interface of the device from the rest of the datapath. Traffic entering the PHY from either the MAC-side or media-side interface will terminate inside the PHY. | 0 | | 9 | Restart autonegotiation | R/W | Self-clearing bit. 1: Restart autonegotiation on media interface. | 0 | | 8 | Duplex | R/W | 1: Full-duplex.<br>0: Half-duplex. | 0 | | 7 | Collision test enable | R/W | 1: Collision test enabled. | 0 | | 6 | Forced speed selection<br>MSB | R/W | Most significant bit. LSB is bit 13. <sup>(1)</sup> 00: 10 Mbps. 01: 100 Mbps. 10: 1000 Mbps. 11: Reserved. | 10 | Table 19 • Mode Control, Address 0 (0x00) (continued) | Bit | Name | Access | Description | Default | |-----|-----------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------| | 5 | Unidirectional enable | R/W | When bit 0.12 = 1 or bit 0.8 = 0, this bit is ignored. When bit 0.12 = 0 and bit 0.8 = 1, the behavior is as follows: 1: Enable transmit from media independent interface regardless of whether the PHY has determined that a valid link has been established. 0: Enable transmit from media independent interface only when the PHY has determined that a valid link has been established. Note: This bit is only applicable in 100BASE-FX and 1000BASE-X fiber media modes. | 0 | | 4:0 | Reserved | | Reserved. | 00000 | <sup>1.</sup> Before selecting the 1000 Mbps forced speed mode, manually configure the PHY as master or slave by setting bit 11 in register 9 (1000BASE-T Control). Each time the link drops, the PHY needs to be powered down manually to enable it to link up again using the master/slave setting specified in register 9.11. ## 4.2.2 Mode Status The register at address 1 in the device main registers space allows you to read the currently enabled mode setting. The following table shows possible readouts of this register. Table 20 • Mode Status, Address 1 (0x01) | Bit | Name | Access | Description | Default | |-----|---------------------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------| | 15 | 100BASE-T4 capability | RO | 1: 100BASE-T4 capable. | 0 | | 14 | 100BASE-TX FDX capability | RO | 1: 100BASE-TX FDX capable. | 1 | | 13 | 100BASE-TX HDX capability | RO | 1: 100BASE-TX HDX capable. | 1 | | 12 | 10BASE-T FDX capability | RO | 1: 10BASE-T FDX capable. | 1 | | 11 | 10BASE-T HDX capability | RO | 1: 10BASE-T HDX capable. | 1 | | 10 | 100BASE-T2 FDX capability | RO | 1: 100BASE-T2 FDX capable. | 0 | | 9 | 100BASE-T2 HDX capability | RO | 1: 100BASE-T2 HDX capable. | 0 | | 8 | Extended status enable | RO | 1: Extended status information present in register 15. | 1 | | 7 | Unidirectional ability | RO | 1: PHY able to transmit from media independent interface regardless of whether the PHY has determined that a valid link has been established. 0: PHY able to transmit from media independent interface only when the PHY has determined that a valid link has been established. Note: This bit is only applicable to 100BASE-FX and 1000BASE-X fiber media modes. | 1 | | 6 | Preamble suppression capability | RO | MF preamble can be suppressed. MF required. | 1 | Table 20 • Mode Status, Address 1 (0x01) (continued) | Bit | Name | Access | Description | Default | |-----|----------------------------|--------|------------------------------------------------|---------| | 5 | Autonegotiation complete | RO | 1: Autonegotiation complete. | 0 | | 4 | Remote fault | RO | Latches high.<br>1: Far-end fault detected. | 0 | | 3 | Autonegotiation capability | RO | 1: Autonegotiation capable. | 1 | | 2 | Link status | RO | Latches low.<br>1: Link is up. | 0 | | 1 | Jabber detect | RO | Latches high.<br>1: Jabber condition detected. | 0 | | 0 | Extended capability | RO | 1: Extended register capable. | 1 | ## 4.2.3 Device Identification All 16 bits in both register 2 and register 3 in the VSC8552-02 are used to provide information associated with aspects of the device identification. The following tables list the expected readouts. Table 21 • Identifier 1, Address 2 (0x02) | Bit | Name | Access | Description | Default | |------|------------------------------------------|--------|----------------------------------|---------| | 15:0 | Organizationally unique identifier (OUI) | RO | OUI most significant bits (3:18) | 0×0007 | Table 22 • Identifier 2, Address 3 (0x03) | Bit | Name | Access | Description | Default | |-------|---------------------------|--------|---------------------------------------------------------------------------|---------| | 15:10 | OUI | RO | OUI least significant bits (19:24) | 000001 | | 9:4 | Microsemi model<br>number | RO | VSC8552-02 (0xE) | 001110 | | 3:0 | Device revision number | RO | See register 30G for the extended revision identification of this device. | 0010 | # 4.2.4 Autonegotiation Advertisement The bits in address 4 in the main registers space control the VSC8552-02 ability to notify other devices of the status of its autonegotiation feature. The following table shows the available settings and readouts. Table 23 • Device Autonegotiation Advertisement, Address 4 (0x04) | Name | Access | Description | Default | |--------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Next page transmission request | R/W | 1: Request enabled | 0 | | Reserved | RO | Reserved | 0 | | Transmit remote fault | R/W | 1: Enabled | 0 | | Reserved | R/W | Reserved | 0 | | Advertise asymmetric pause | R/W | 1: Advertises asymmetric pause | 0 | | Advertise symmetric pause | R/W | 1: Advertises symmetric pause | 0 | | Advertise100BASE-T4 | R/W | 1: Advertises 100BASE-T4 | 0 | | Advertise100BASE-TX FDX | R/W | 1: Advertise 100BASE-TX FDX | 1 | | | Next page transmission request Reserved Transmit remote fault Reserved Advertise asymmetric pause Advertise symmetric pause Advertise100BASE-T4 | Next page transmission request R/W Reserved RO Transmit remote fault R/W Reserved R/W Advertise asymmetric pause R/W Advertise symmetric pause R/W Advertise100BASE-T4 R/W | Next page transmission request R/W 1: Request enabled Reserved RO Reserved Transmit remote fault R/W 1: Enabled Reserved R/W Reserved Advertise asymmetric pause R/W 1: Advertises asymmetric pause Advertise symmetric pause R/W 1: Advertises symmetric pause Advertise100BASE-T4 R/W 1: Advertises 100BASE-T4 | Table 23 • Device Autonegotiation Advertisement, Address 4 (0x04) (continued) | Bit | Name | Access | Description | Default | |-----|-------------------------|--------|------------------------------|---------| | 7 | Advertise100BASE-TX HDX | R/W | 1: Advertises 100BASE-TX HDX | 1 | | 6 | Advertise10BASE-T FDX | R/W | 1: Advertises 10BASE-T FDX | 1 | | 5 | Advertise10BASE-T HDX | R/W | 1: Advertises 10BASE-T HDX | 1 | | 4:0 | Advertise selector | R/W | | 00001 | # 4.2.5 Link Partner Autonegotiation Capability The bits in main register 5 can be used to determine if the Cat5 link partner (LP) used with the VSC8552-02 is compatible with the autonegotiation functionality. Table 24 • Autonegotiation Link Partner Ability, Address 5 (0x05) | Bit | Name | Access | Description | Default | |-----|-----------------------------------|--------|--------------------------------|---------| | 15 | LP next page transmission request | RO | 1: Requested | 0 | | 14 | LP acknowledge | RO | 1: Acknowledge | 0 | | 13 | LP remote fault | RO | 1: Remote fault | 0 | | 12 | Reserved | RO | Reserved | 0 | | 11 | LP advertise asymmetric pause | RO | 1: Capable of asymmetric pause | 0 | | 10 | LP advertise symmetric pause | RO | 1: Capable of symmetric pause | 0 | | 9 | LP advertise 100BASE-T4 | RO | 1: Capable of 100BASE-T4 | 0 | | 8 | LP advertise 100BASE-TX FDX | RO | 1: Capable of 100BASE-TX FDX | 0 | | 7 | LP advertise 100BASE-TX HDX | RO | 1: Capable of 100BASE-TX HDX | 0 | | 6 | LP advertise 10BASE-T FDX | RO | 1: Capable of 10BASE-T FDX | 0 | | 5 | LP advertise 10BASE-T HDX | RO | 1: Capable of 10BASE-T HDX | 0 | | 4:0 | LP advertise selector | RO | | 00000 | # 4.2.6 Autonegotiation Expansion The bits in main register 6 work together with those in register 5 to indicate the status of the LP autonegotiation functioning. The following table shows the available settings and readouts. Table 25 • Autonegotiation Expansion, Address 6 (0x06) | Bit | Name | Access | Description | Default | |------|-------------------------------|--------|-----------------------------------------------------|-----------| | 15:5 | Reserved | RO | Reserved. | All zeros | | 4 | Parallel detection fault | RO | This bit latches high. 1: Parallel detection fault. | 0 | | 3 | LP next page capable | RO | 1: LP is next page capable. | 0 | | 2 | Local PHY next page capable | RO | 1: Local PHY is next page capable. | 1 | | 1 | Page received | RO | This bit latches low. 1: New page is received. | 0 | | 0 | LP is autonegotiation capable | RO | 1: LP is capable of autonegotiation. | 0 | ## 4.2.7 Transmit Autonegotiation Next Page The settings in register 7 in the main registers space provide information about the number of pages in an autonegotiation sequence. The following table shows the settings available. Table 26 • Autonegotiation Next Page Transmit, Address 7 (0x07) | Bit | Name | Access | Description | Default | |------|--------------------------|--------|--------------------------------------------------------------------|------------| | 15 | Next page | R/W | 1: More pages follow | 0 | | 14 | Reserved | RO | Reserved | 0 | | 13 | Message page | R/W | 1: Message page<br>0: Unformatted page | 1 | | 12 | Acknowledge 2 | R/W | Complies with request Cannot comply with request | 0 | | 11 | Toggle | RO | 1: Previous transmitted LCW = 0 0:<br>Previous transmitted LCW = 1 | 0 | | 10:0 | Message/unformatted code | R/W | | 0000000001 | # 4.2.8 Autonegotiation Link Partner Next Page Receive The bits in register 8 of the main register space work together with register 7 to determine certain aspects of the LP autonegotiation. The following table shows the possible readouts. Table 27 • Autonegotiation LP Next Page Receive, Address 8 (0x08) | Bit | Name | Access | Description | Default | |------|-----------------------------|--------|--------------------------------------------------------------------|-----------| | 15 | LP next page | RO | 1: More pages follow | 0 | | 14 | Acknowledge | RO | 1: LP acknowledge | 0 | | 13 | LP message page | RO | 1: Message page<br>0: Unformatted page | 0 | | 12 | LP acknowledge 2 | RO | 1: LP complies with request | 0 | | 11 | LP toggle | RO | 1: Previous transmitted LCW = 0<br>0: Previous transmitted LCW = 1 | 0 | | 10:0 | LP message/unformatted code | RO | | All zeros | # **4.2.9 1000BASE-T Control** The VSC8552-02's 1000BASE-T functionality is controlled by the bits in register 9 of the main register space. The following table shows the settings and readouts available. Table 28 • 1000BASE-T Control, Address 9 (0x09) | Bit | Name | Access | Description | Default | |-------|-----------------------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------| | 15:13 | Transmitter test mode | R/W | 000: Normal 001: Mode 1: Transmit waveform test 010: Mode 2: Transmit jitter test as master 011: Mode 3: Transmit jitter test as slave 100: Mode 4: Transmitter distortion test 101–111: Reserved | 000 | | 12 | Master/slave manual configuration | R/W | 1: Master/slave manual configuration enabled | 0 | Table 28 • 1000BASE-T Control, Address 9 (0x09) (continued) | Bit | Name | Access | Description | Default | |-----|---------------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------|---------| | 11 | Master/slave value | R/W | This register is only valid when bit 9.12 is set to 1. 1: Configure PHY as master during negotiation 0: Configure PHY as slave during negotiation | 0 | | 10 | Port type | R/W | 1: Multi-port device<br>0: Single-port device | 1 | | 9 | 1000BASE-T FDX capability | R/W | 1: PHY is 1000BASE-T FDX capable | 1 | | 8 | 1000BASE-T HDX capability | R/W | 1: PHY is 1000BASE-T HDX capable | 1 | | 7:0 | Reserved | R/W | Reserved | 0x00 | **Note:** Transmitter test mode (bits 15:13) operates in the manner described in IEEE 802.3 section 40.6.1.1.2. When using any of the transmitter test modes, the automatic media sense feature must be disabled. For more information, see Extended PHY Control Set 1, page 56. ### 4.2.10 1000BASE-T Status The bits in register 10 of the main register space can be read to obtain the status of the 1000BASE-T communications enabled in the device. The following table shows the readouts. Table 29 • 1000BASE-T Status, Address 10 (0x0A) | Bit | Name | Access | Description | Default | |-----|---------------------------------------|--------|-----------------------------------------------------------------------------------------------------------------------|---------| | 15 | Master/slave configuration fault | RO | This bit latches high. 1: Master/slave configuration fault detected 0: No master/slave configuration fault detected | 0 | | 14 | Master/slave configuration resolution | RO | Local PHY configuration resolved to master Local PHY configuration resolved to slave | 1 | | 13 | Local receiver status | RO | 1: Local receiver is operating normally | 0 | | 12 | Remote receiver status | RO | 1: Remote receiver OK | 0 | | 11 | LP 1000BASE-T FDX capability | RO | 1: LP 1000BASE-T FDX capable | 0 | | 10 | LP 1000BASE-T HDX capability | RO | 1: LP 1000BASE-T HDX capable | 0 | | 9:8 | Reserved | RO | Reserved | 00 | | 7:0 | Idle error count | RO | Self-clearing register | 0x00 | ## 4.2.11 MMD Access Control Register The bits in register 13 of the main register space are a window to the EEE registers as defined in IEEE 802.3az-2010 Clause 45. Table 30 • MMD EEE Access, Address 13 (0x0D) | Bit | Name | Access | Description | |-------|----------|--------|-----------------------------------------------------------------------------------------------------------------------------| | 15:14 | Function | R/W | 00: Address 01: Data, no post increment 10: Data, post increment for read and write 11: Data, post increment for write only | | 13:5 | Reserved | R/W | Reserved | | 4:0 | DVAD | R/W | Device address as defined in IEEE 802.3az-2010 table 45–1 | ## 4.2.12 MMD Address or Data Register The bits in register 14 of the main register space are a window to the EEE registers as defined in IEEE 802.3az-2010 Clause 45. Table 31 • MMD Address or Data Register, Address 14 (0x0E) | Bit | Name | Access | Description | |------|-----------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:0 | Register Address/Data | R/W | When register 13.15:14 = 2'b00, address of register of the device that is specified by 13.4:0. Otherwise, the data to be written to or read from the register. | ### 4.2.13 1000BASE-T Status Extension 1 Register 15 provides additional information about the operation of the device 1000BASE-T communications. The following table shows the readouts available. Table 32 • 1000BASE-T Status Extension 1, Address 15 (0x0F) | Bit | Name | Access | Description | Default | |------|---------------------------|--------|----------------------------------|---------| | 15 | 1000BASE-X FDX capability | RO | 1: PHY is 1000BASE-X FDX capable | 1 | | 14 | 1000BASE-X HDX capability | RO | 1: PHY is 1000BASE-X HDX capable | 1 | | 13 | 1000BASE-T FDX capability | RO | 1: PHY is 1000BASE-T FDX capable | 1 | | 12 | 1000BASE-T HDX capability | RO | 1: PHY is 1000BASE-T HDX capable | 1 | | 11:0 | Reserved | RO | Reserved | 0x000 | ## 4.2.14 100BASE-TX/FX Status Extension Register 16 in the main registers page space of the VSC8552-02 provides additional information about the status of the device's 100BASE-TX/100BASE-FX operation. Table 33 • 100BASE-TX/FX Status Extension, Address 16 (0x10) | Bit | Name | Access | Description | Default | |-----|---------------------------|--------|----------------------------------------------|---------| | 15 | 100BASE-TX/FX Descrambler | RO | 1: Descrambler locked | 0 | | 14 | 100BASE-TX/FX lock error | RO | Self-clearing bit.<br>1: Lock error detected | 0 | Table 33 • 100BASE-TX/FX Status Extension, Address 16 (0x10) (continued) | Bit | Name | Access | Description | Default | |-----|-----------------------------------|--------|----------------------------------------------------------------|---------| | 13 | 100BASE-TX/FX disconnect state | RO | Self-clearing bit. 1: PHY 100BASE-TX link disconnect detected | 0 | | 12 | 100BASE-TX/FX current link status | RO | 1: PHY 100BASE-TX link active | 0 | | 11 | 100BASE-TX/FX receive error | RO | Self-clearing bit. 1: Receive error detected | 0 | | 10 | 100BASE-TX/FX transmit error | RO | Self-clearing bit. 1: Transmit error detected | 0 | | 9 | 100BASE-TX/FX SSD error | RO | Self-clearing bit. 1: Start-of-stream delimiter error detected | 0 | | 8 | 100BASE-TX/FX ESD error | RO | Self-clearing bit. 1: End-of-stream delimiter error detected | 0 | | 7:0 | Reserved | RO | Reserved | | ## 4.2.15 1000BASE-T Status Extension 2 The second status extension register is at address 17 in the device main registers space. It provides information about another set of parameters associated with 1000BASE-T communications. For information about the first status extension register, see Table 32, page 52. Table 34 • 1000BASE-T Status Extension 2, Address 17 (0x11) | Bit | Name | Access | Description | Default | |-----|------------------------------------|--------|----------------------------------------------------------------|---------| | 15 | 1000BASE-T descrambler | RO | 1: Descrambler locked. | 0 | | 14 | 1000BASE-T lock error | RO | Self-clearing bit. 1: Lock error detected | 0 | | 13 | 1000BASE-T disconnect state | RO | Self-clearing bit. 1: PHY 1000BASE-T link disconnect detected | 0 | | 12 | 1000BASE-T current link status | RO | 1: PHY 1000BASE-T link active | 0 | | 11 | 1000BASE-T receive error | RO | Self-clearing bit. 1: Receive error detected | 0 | | 10 | 1000BASE-T transmit error | RO | Self-clearing bit. 1: Transmit error detected | 0 | | 9 | 1000BASE-T SSD error | RO | Self-clearing bit. 1: Start-of-stream delimiter error detected | 0 | | 8 | 1000BASE-T ESD error | RO | Self-clearing bit. 1: End-of-stream delimiter error detected | 0 | | 7 | 1000BASE-T carrier extension error | RO | Self-clearing bit. 1: Carrier extension error detected | 0 | | 6 | Non-compliant BCM5400 detected | RO | 1: Non-compliant BCM5400 link partner detected | 0 | | 5 | MDI crossover error | RO | 1: MDI crossover error was detected | 0 | Table 34 • 1000BASE-T Status Extension 2, Address 17 (0x11) (continued) | Bit | Name | Access | Description | Default | |-----|----------|--------|-------------|---------| | 4:0 | Reserved | RO | Reserved | | # 4.2.16 Bypass Control The bits in this register control aspects of functionality in effect when the device is disabled for the purpose of traffic bypass. The following table shows the settings available. Table 35 • Bypass Control, Address 18 (0x12) | Bit | Name | Access | Description | Default | |-----|--------------------------------------------------------------------------|--------|------------------------------------------------------------------------------|---------| | 15 | Transmit disable | R/W | 1: PHY transmitter disabled | 0 | | 14 | 4B5B encoder/decoder | R/W | 1: Bypass 4B/5B encoder/decoder | 0 | | 13 | Scrambler | R/W | 1: Bypass scrambler | 0 | | 12 | Descrambler | R/W | 1: Bypass descrambler | 0 | | 11 | PCS receive | R/W | 1: Bypass PCS receiver | 0 | | 10 | PCS transmit | R/W | 1: Bypass PCS transmit | 0 | | 9 | LFI timer | R/W | 1: Bypass Link Fail Inhibit (LFI) timer | 0 | | 8 | Reserved | RO | Reserved | | | 7 | HP Auto-MDIX at forced 10/100 | R/W | Sticky bit. 1: Disable HP Auto-MDIX at forced 10/100 speeds | 1 | | 6 | Non-compliant BCM5400 detect disable | R/W | Sticky bit. 1: Disable non-compliant BCM5400 detection | 0 | | 5 | Disable pair swap correction (HP Auto-MDIX when autonegotiation enabled) | R/W | Sticky bit. 1: Disable the automatic pair swap correction | 0 | | 4 | Disable polarity correction | R/W | Sticky bit. 1: Disable polarity inversion correction on each subchannel | 0 | | 3 | Parallel detect control | R/W | Sticky bit. 1: Do not ignore advertised ability 0: Ignore advertised ability | 1 | | 2 | Pulse shaping filter | R/W | 1: Disable pulse shaping filter | 0 | | 1 | Disable automatic<br>1000BASE-T next page<br>exchange | R/W | Sticky bit. 1: Disable automatic 1000BASE T next page exchanges | 0 | | 0 | Reserved | RO | Reserved | | | | | | | | **Note:** If bit 18.1 is set to 1 in this register, automatic exchange of next pages is disabled, and control is returned to the user through the SMI after the base page is exchanged. The user then must send the correct sequence of next pages to the link partner, determine the common capabilities, and force the device into the correct configuration following the successful exchange of pages. ### 4.2.17 Error Counter 1 The bits in register 19 provide an error counter. The following table shows the settings available. Table 36 • Error Counter 1, Address 19 (0x13) | Bit | Name | Access | Description | Default | |------|--------------------------------|--------|-------------------------------------------------------------------------------------------|---------| | 15:8 | Reserved | RO | Reserved. | | | 7:0 | 100/1000 receive error counter | RO | 8-bit counter that saturates when it reaches 255. These bits are self-clearing when read. | 0x00 | ## 4.2.18 Error Counter 2 The bits in register 20 provide an error counter. The following table shows the settings available. Table 37 • Error Counter 2, Address 20 (0x14) | Bit | Name | Access | Description | Default | |------|--------------------------------|--------|-------------------------------------------------------------------------------------------|---------| | 15:8 | Reserved | RO | Reserved. | | | 7:0 | 100/1000 false carrier counter | RO | 8-bit counter that saturates when it reaches 255. These bits are self-clearing when read. | 0x00 | ### 4.2.19 Error Counter 3 The bits in register 21 provide an error counter. The following table shows the settings available. Table 38 • Error Counter 3, Address 21 (0x15) | Bit | Name | Access | Description | Default | |------|--------------------------------------|--------|-------------------------------------------------------------------------------------------|---------| | 15:8 | Reserved | RO | Reserved. | | | 7:0 | Copper media link disconnect counter | RO | 8-bit counter that saturates when it reaches 255. These bits are self-clearing when read. | 0x00 | ### 4.2.20 Extended Control and Status The bits in register 22 provide additional device control and readouts. The following table shows the settings available. Table 39 • Extended Control and Status, Address 22 (0x16) | Bit | Name | Access | Description | Default | |-----|--------------------------|--------|-------------------------------------------------------------------------|---------| | 15 | Force 10BASE-T link high | R/W | Sticky bit. 1: Bypass link integrity test 0: Enable link integrity test | 0 | | 14 | Jabber detect disable | R/W | Sticky bit. 1: Disable jabber detect | 0 | | 13 | Disable 10BASE-T echo | R/W | Sticky bit. 1: Disable 10BASE-T echo | 1 | | 12 | Disable SQE mode | R/W | Sticky bit.<br>1: Disable SQE mode | 1 | Table 39 • Extended Control and Status, Address 22 (0x16) (continued) | Bit | Name | Access | Description | Default | |-------|---------------------------|--------|------------------------------------------------------------------------------|---------| | 11:10 | 10BASE-T squelch control | R/W | Sticky bit. 00: Normal squelch 01: Low squelch 10: High squelch 11: Reserved | 00 | | 9 | Sticky reset enable | R/W | Super-sticky bit.<br>1: Enabled | 1 | | 8 | EOF Error | RO | This bit is self-clearing. 1: EOF error detected | 0 | | 7 | 10BASE-T disconnect state | RO | This bit is self-clearing. 1: 10BASE-T link disconnect detected | 0 | | 6 | 10BASE-T link status | RO | 1: 10BASE-T link active | 0 | | 5:1 | Reserved | RO | Reserved | | | 0 | SMI broadcast write | R/W | Sticky bit.<br>1: Enabled | 0 | The following information applies to the extended control and status bits: - When bit 22.15 is set, the link integrity state machine is bypassed and the PHY is forced into a link pass status. - When bits 22.11:10 are set to 00, the squelch threshold levels are based on the IEEE standard for 10BASE-T. When set to 01, the squelch level is decreased, which can improve the bit error rate performance on long loops. When set to 10, the squelch level is increased and can improve the bit error rate in high-noise environments. - When bit 22.9 is set, all sticky register bits retain their values during a software reset. Clearing this bit causes all sticky register bits to change to their default values upon software reset. Super-sticky bits retain their values upon software reset regardless of the setting of bit 22.9. - When bit 22.0 is set, if a write to any PHY register (registers 0–31, including extended registers), the same write is broadcast to all PHYs. For example, if bit 22.0 is set to 1 and a write to PHY0 is executed (register 0 is set to 0x1040), all PHYs' register 0s are set to 0x1040. This bit must be disabled before performing a software reset of any PHY port (see register 0 bit 15, Table 19, page 46). Disabling this bit restores normal PHY write operation. Reads are still possible when this bit is set, but the value that is read corresponds only to the particular PHY being addressed. ### 4.2.21 Extended PHY Control Set 1 The following table shows the settings available. Table 40 • Extended PHY Control 1, Address 23 (0x17) | Bit | Name | Access | Description | Default | |-------|--------------------|--------|--------------------------------------------------------------------------------------------------------------------------|---------| | 15:13 | Reserved | R/W | Reserved | 0 | | 12 | MAC interface mode | R/W | Super-sticky bit. 0: RGMII/SGMII 1: 1000BASE-X. Note: Register 19G.15:14 must be = 00 for this selection to be valid. | 0 | | 11 | AMS preference | R/W | Super-sticky bit. 1: Cat5 copper preferred. 0: SerDes fiber/SFP preferred. | 0 | Table 40 • Extended PHY Control 1, Address 23 (0x17) (continued) | Bit | Name | Access | Description | Default | |------|--------------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------| | 10:8 | Media operating mode | R/W | Super-sticky bits. 000: Cat5 copper only. 001: SerDes fiber/SFP protocol transfer mode only. 010: 1000BASE-X fiber/SFP media only with autonegotiation performed by the PHY. 011: 100BASE-FX fiber/SFP on the fiber media pins only. 101: Automatic media sense (AMS) with Cat5 media or SerDes fiber/SFP protocol transfer mode. 110: AMS with Cat5 media or 1000BASE-X fiber/SFP media with autonegotiation performed by PHY. 111: AMS with Cat5 media or 100BASE-FX fiber/SFP media. 100: AMS. | 000 | | 7:6 | Force AMS override | R/W | Sticky bits. 00: Normal AMS selection 01: Force AMS to select SerDes media only 10: Force AMS to select copper media only 11: Reserved | 00 | | 5:4 | Reserved | RO | Reserved. | | | 3 | Far-end loopback<br>mode | R/W | 1: Enabled. | 0 | | 2:0 | Reserved | RO | Reserved. | | **Note:** After configuring bits 13:8 of the extended PHY control register set 1, a software reset (register 0, bit 15) must be written to change the device operating mode. On read, these bits only indicate the actual operating mode and not the pending operating mode setting before a software reset has taken place. ## 4.2.22 Extended PHY Control Set 2 The second set of extended controls is located in register 24 in the main register space for the device. The following table shows the settings and readouts available. Table 41 • Extended PHY Control 2, Address 24 (0x18) | Bit | Name | Access | Description | Default | |-------|-------------------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------| | 15:13 | 100BASE-TX edge rate control | R/W | Sticky bit. 011: +5 edge rate (slowest) 010: +4 edge rate 001: +3 edge rate 000: +2 edge rate 111: +1 edge rate 110: Default edge rate 101: -1 edge rate 100: -2 edge rate (fastest) | 001 | | 12 | PICMG 2.16 reduced power mode | R/W | Sticky bit.<br>1: Enabled | 0 | | 11:6 | Reserved | RO | Reserved | | Table 41 • Extended PHY Control 2, Address 24 (0x18) (continued) | Bit | Name | Access | Description | Default | |-----|----------------------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------| | 5:4 | Jumbo packet mode | R/W | Sticky bit. 00: Normal IEEE 1.5 kB packet length 01: 9 kB jumbo packet length (12 kB with 60 ppm or better reference clock) 10: 12 kB jumbo packet length (16 kB with 70 ppm or better reference clock) 11: Reserved | 00 | | 3:1 | Reserved | RO | Reserved | | | 0 | 1000BASE-T<br>connector loopback | R/W | 1: Enabled | 0 | **Note:** When bits 5:4 are set to jumbo packet mode, the default maximum packet values are based on 100 ppm driven reference clock to the device. Controlling the ppm offset between the MAC and the PHY as specified in the bit description results in a higher jumbo packet length. ## 4.2.23 Interrupt Mask These bits control the device interrupt mask. The following table shows the settings available. Table 42 • Interrupt Mask, Address 25 (0x19) | Bit | Name | Access | Description | Default | |-----|-------------------------------------------------|--------|-------------------------|---------| | 15 | MDINT interrupt status enable | R/W | Sticky bit. 1: Enabled. | 0 | | 14 | Speed state change mask | R/W | Sticky bit. 1: Enabled. | 0 | | 13 | Link state change mask | R/W | Sticky bit. 1: Enabled. | 0 | | 12 | FDX state change mask | R/W | Sticky bit. 1: Enabled. | 0 | | 11 | Autonegotiation error mask | R/W | Sticky bit. 1: Enabled. | 0 | | 10 | Autonegotiation complete mask | R/W | Sticky bit. 1: Enabled. | 0 | | 9 | Inline powered device (PoE) detect mask | R/W | Sticky bit. 1: Enabled. | 0 | | 8 | Symbol error interrupt mask | R/W | Sticky bit. 1: Enabled. | 0 | | 7 | Fast link failure interrupt mask <sup>(1)</sup> | R/W | Sticky bit. 1: Enabled. | 0 | | 6:5 | Reserved | R/W | | 0 | | 4 | AMS media changed mask <sup>(2)</sup> | R/W | Sticky bit. 1: Enabled. | 0 | | 3 | False carrier interrupt mask | R/W | Sticky bit. 1: Enabled. | 0 | | 2 | Link speed downshift detect mask | R/W | Sticky bit. 1: Enabled. | 0 | | 1 | Master/Slave resolution error mask | R/W | Sticky bit. 1: Enabled. | 0 | | 0 | RX_ER interrupt mask | R/W | Sticky bit. 1: Enabled. | 0 | <sup>1.</sup> The interrupt is only valid for 100 Mbps and 1000 Mbps speeds. Notification at 10 Mbps speed requires use of the FASTLINK-FAIL pin. **Note:** When bit 25.15 is set, the MDINT pin is enabled. When enabled, the state of this pin reflects the state of bit 26.15. Clearing this bit only inhibits the MDINT pin from being asserted. Also, before enabling this bit, read register 26 to clear any previously inactive interrupts pending that will cause bit 25.15 to be set. <sup>2.</sup> If hardware interrupts are not used, the mask can still be set and the status polled for changes. ## 4.2.24 Interrupt Status The status of interrupts already written to the device is available for reading from register 26 in the main registers space. The following table shows the expected readouts. Table 43 • Interrupt Status, Address 26 (0x1A) | Bit | Name | Access | Description | Default | |-----|---------------------------------------|--------|------------------------------------------|---------| | 15 | Interrupt status | RO | Self-clearing bit. 1: Interrupt pending. | 0 | | 14 | Speed state change status | RO | Self-clearing bit. 1: Interrupt pending. | 0 | | 13 | Link state change status | RO | Self-clearing bit. 1: Interrupt pending. | 0 | | 12 | FDX state change status | RO | Self-clearing bit. 1: Interrupt pending. | 0 | | 11 | Autonegotiation error status | RO | Self-clearing bit. 1: Interrupt pending. | 0 | | 10 | Autonegotiation complete status | RO | Self-clearing bit. 1: Interrupt pending. | 0 | | 9 | Inline powered device detect status | RO | Self-clearing bit. 1: Interrupt pending. | 0 | | 8 | Symbol error status | RO | Self-clearing bit. 1: Interrupt pending. | 0 | | 7 | Fast link failure detect status | RO | Self-clearing bit. 1: Interrupt pending. | 0 | | 6:5 | Reserved | RO | | 0 | | 4 | AMS media changed mask <sup>(1)</sup> | RO | Self-clearing bit. 1: Interrupt pending. | 0 | | 3 | False carrier interrupt status | RO | Self-clearing bit. 1: Interrupt pending. | 0 | | 2 | Link speed downshift detect status | RO | Self-clearing bit. 1: Interrupt pending. | 0 | | 1 | Master/Slave resolution error status | RO | Self-clearing bit. 1: Interrupt pending. | 0 | | 0 | RX_ER interrupt status | RO | Self-clearing bit. 1: Interrupt pending. | 0 | <sup>1.</sup> If hardware interrupts are not used, the mask can still be set and the status polled for changes. The following information applies to the interrupt status bits: - All set bits in this register are cleared after being read (self-clearing). If bit 26.15 is set, the cause of the interrupt can be read by reading bits 26.14:0. - For bits 26.14 and 26.12, bit 0.12 must be set for this interrupt to assert. - For bit 26.2, bits 4.8:5 must be set for this interrupt to assert. - For bit 26.0, this interrupt will not occur when RX\_ER is used for carrier-extension decoding of a link partner's data transmission. # 4.2.25 Device Auxiliary Control and Status Register 28 provides control and status information for several device functions not controlled or monitored by other device registers. The following table shows the settings available and the expected readouts. Table 44 • Auxiliary Control and Status, Address 28 (0x1C) | Bit | Name | Access | Description | Default | |-----------------|-----------------------------------|--------|------------------------------------------------|---------| | 15 | Autonegotiation complete | RO | Duplicate of bit 1.5 | 0 | | 14 | Autonegotiation disabled | RO | Inverted duplicate of bit 0.12 | 0 | | 13 <sup>1</sup> | HP Auto-MDIX crossover indication | RO | 1: HP Auto-MDIX crossover performed internally | 0 | Table 44 • Auxiliary Control and Status, Address 28 (0x1C) (continued) | Bit | Name | Access | Description | Default | |-----|------------------------------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------| | 12 | CD pair swap | RO | 1: CD pairs are swapped | 0 | | 11 | A polarity inversion | RO | 1: Polarity swap on pair A | 0 | | 10 | B polarity inversion | RO | 1: Polarity swap on pair B | 0 | | 9 | C polarity inversion | RO | 1: Polarity swap on pair C | 0 | | 8 | D polarity inversion | RO | 1: Polarity swap on pair D | 0 | | 7 | ActiPHY link status time-out control [1] | R/W | Sticky bit. Bits 7 and 2 are part of the ActiPHY Link Status time-out control. Bit 7 is the MSB. 00: 2.3 seconds 01: 3.3 seconds 10: 4.3 seconds 11: 5.3 seconds | 0 | | 6 | ActiPHY mode enable | R/W | Sticky bit.<br>1: Enabled | 0 | | 5 | FDX status | RO | 1: Full-duplex<br>0: Half-duplex | 00 | | 4:3 | Speed status | RO | 00: Speed is 10BASE-T<br>01: Speed is 100BASE-TX or 100BASE-FX<br>10: Speed is 1000BASE-T or 1000BASE-X<br>11: Reserved | 0 | | 2 | ActiPHY link status time-out control [0] | R/W | Sticky bit. Bits 7 and 2 are part of the ActiPHY Link Status time-out control. Bit 7 is the MSB. 00: 2.3 seconds 01: 3.3 seconds 10: 4.3 seconds 11: 5.3 seconds | 1 | | 1:0 | Media mode status | RO | 00: No media selected<br>01: Copper media selected<br>10: SerDes (Fiber) media selected<br>11: Reserved | 00 | In 1000BT mode, if Force MDI crossover is performed while link is up, the 1000BT link must be re-negotiated in order for this bit to reflect the actual Auto-MDIX setting. ### 4.2.26 LED Mode Select The device LED outputs are controlled using the bits in register 29 of the main register space. The following table shows the information needed to access the functionality of each of the outputs. For more information about LED modes, see Table 7, page 27. For information about enabling the extended LED mode bits in Register 19E1 bits 13 to 12, see Table 8, page 28. Table 45 • LED Mode Select, Address 29 (0x1D) | Bit | Name | Access | Description | Default | |-------|------------------|--------|-----------------------------------------|---------| | 15:12 | LED3 mode select | R/W | Sticky bit. Select from LED modes 0–15. | 1000 | | 11:8 | LED2 mode select | R/W | Sticky bit. Select from LED modes 0–15. | 0000 | | 7:4 | LED1 mode select | R/W | Sticky bit. Select from LED modes 0–15. | 0010 | | 3:0 | LED0 mode select | R/W | Sticky bit. Select from LED modes 0–15. | 0001 | ## 4.2.27 LED Behavior The bits in register 30 control and enable you to read the status of the pulse or blink rate of the device LEDs. The following table shows the settings you can write to the register or read from the register. Table 46 • LED Behavior, Address 30 (0x1E) | Bit | Name | Access | Description | Default | |-------|-----------------------------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------| | 15 | Copper and fiber<br>LED combine disable | R/W | Sticky bit 0: Combine enabled (Copper/Fiber on link/linkXXXX/activity LED) 1: Disable combination (link/linkXXXX/activity LED; indicates copper only) | 0 | | 14 | Activity output select | R/W | Sticky bit 1: Activity LED becomes TX_Activity and fiber activity LED becomes RX_Activity 0: TX and RX activity both displayed on activity LEDs | 0 | | 13 | Reserved | RO | Reserved | | | 12 | LED pulsing enable | R/W | Sticky bit 0: Normal operation 1: LEDs pulse with a 5 kHz, programmable duty cycle when active | 0 | | 11:10 | LED blink/pulse-<br>stretch rate | R/W | Sticky bit 00: 2.5 Hz blink rate/400 ms pulse-stretch 01: 5 Hz blink rate/200 ms pulse-stretch 10: 10 Hz blink rate/100 ms pulse-stretch 11: 20 Hz blink rate/50 ms pulse-stretch The blink rate selection for PHY0 globally sets the rate used for all LED pins on all PHY ports | 01 | | 9 | Reserved | RO | Reserved | | | 8 | LED3 pulse-<br>stretch/blink select | R/W | Sticky bit<br>1: Pulse-stretch<br>0: Blink | 0 | | 7 | LED2 pulse-<br>stretch/blink select | R/W | Sticky bit 1: Pulse-stretch 0: Blink | 0 | | 6 | LED1 pulse-<br>stretch/blink select | R/W | Sticky bit<br>1: Pulse-stretch<br>0: Blink | 0 | | 5 | LED0 pulse-<br>stretch/blink select | R/W | Sticky bit 1: Pulse-stretch 0: Blink | 0 | | 4:2 | Reserved | RO | Reserved | | | 3 | LED3 combine feature disable | R/W | Sticky bit 0: Combine enabled (link/activity, duplex/collision) 1: Disable combination (link only, duplex only) | 0 | | 2 | LED2 combine feature disable | R/W | Sticky bit 0: Combine enabled (link/activity, duplex/collision) 1: Disable combination (link only, duplex only) | 0 | Table 46 • LED Behavior, Address 30 (0x1E) (continued) | Bit | Name | Access | Description | Default | |-----|------------------------------|--------|-----------------------------------------------------------------------------------------------------------------|---------| | 1 | LED1 combine feature disable | R/W | Sticky bit 0: Combine enabled (link/activity, duplex/collision) 1: Disable combination (link only, duplex only) | 0 | | 0 | LED0 combine feature disable | R/W | Sticky bit 0: Combine enabled (link/activity, duplex/collision) 1: Disable combination (link only, duplex only) | 0 | Note: Bits 30.11:10 are active only in port 0 and affect the behavior of LEDs for all the ports. ## 4.2.28 Extended Page Access To provide functionality beyond the IEEE 802.3-specified registers and main device registers, the VSC8552-02 includes an extended set of registers that provide an additional 15 register spaces. The register at address 31 controls the access to the extended registers for the VSC8552-02. Accessing the GPIO page register space is similar to accessing the extended page registers. The following table shows the settings available. Table 47 • Extended/GPIO Register Page Access, Address 31 (0x1F) | Bit | Name | Access | Description | Default | |------|------------------------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------| | 15:0 | Extended/GPIO page register access | R/W | 0x0000: Register 16–30 accesses main register space. Writing 0x0000 to register 31 restores the main register access. 0x0001: Registers 16–30 access extended register space 1 0x0002: Registers 16–30 access extended register space 2 0x0003: Registers 16–30 access extended register space 3 0x0010: Registers 0–30 access GPIO register space | 0x0000 | # 4.3 Extended Page 1 Registers To access the extended page 1 registers (16E1–30E1), enable extended register access by writing 0x0001 to register 31. Writing 0x0000 to register 31 restores the main register access. When extended page 1 register access is enabled, reads and writes to registers 16–30 affect the extended registers 16E1–30E1 instead of those same registers in the IEEE-specified register space. Registers 0–15 are not affected by the state of the extended page register access. Table 48 • Extended Registers Page 1 Space | Address | Name | |-----------|----------------------------------| | 16E1 | SerDes Media Control | | 17E1 | Reserved | | 18E1 | Cu Media CRC good counter | | 19E1 | Extended mode and SIGDET control | | 20E1 | Extended PHY control 3 (ActiPHY) | | 21E1–22E1 | Reserved | Table 48 • Extended Registers Page 1 Space (continued) | Address | Name | |-----------|----------------------------------------------------| | 23E1 | Extended PHY control 4 (PoE and CRC error counter) | | 27E1-28E1 | Reserved | | 29E1 | Ethernet packet generator (EPG) 1 | | 30E1 | EPG 2 | #### 4.3.1 SerDes Media Control Register 16E1 controls some functions of the SerDes media interface on ports 0–3. These settings are only valid for those ports. The following table shows the setting available in this register. Table 49 • SerDes Media Control, Address 16E1 (0x10) | Bit | Name | Access | Description | Default | |-------|--------------------------------------|--------|----------------------------------------------------------------------------------------------------------------------|---------| | 15:14 | Transmit remote fault | R/W | Remote fault indication sent to link partner (LP) | 00 | | 13:12 | Link partner (LP) remote fault | RO | Remote fault bits sent by LP during autonegotiation | 00 | | 11:10 | Reserved | RO | Reserved | | | 9 | Allow 1000BASE-X link-up | R/W | Sticky bit. 1: Allow 1000BASE-X fiber media link-up capability 0: Suppress 1000BASE-X fiber media link-up capability | 1 | | 8 | Allow 100BASE-FX link-up | R/W | Sticky bit. 1: Allow 100BASE-FX fiber media link-up capability 0: Suppress 100BASE-FX fiber media link-up capability | 1 | | 7 | Reserved | RO | Reserved | | | 6 | Far end fault detected in 100BASE-FX | RO | Self-clearing bit.<br>1: Far end fault in 100BASE-FX detected | 0 | | 5:0 | Reserved | RO | Reserved | | #### 4.3.2 Cu Media CRC Good Counter Register 18E1 makes it possible to read the contents of the CRC good counter for packets that are received on the Cu media interface; the number of CRC routines that have executed successfully. The following table shows the expected readouts. Table 50 • Cu Media CRC Good Counter, Address 18E1 (0x12) | Bit | Name | Access | Description | Default | |-----|------------------------|--------|--------------------------------------------------------|---------| | 15 | Packet since last read | RO | Self-clearing bit. 1: Packet received since last read. | 0 | | 14 | Reserved | RO | Reserved. | | Table 50 • Cu Media CRC Good Counter, Address 18E1 (0x12) (continued) | Bit | Name | Access | Description | Default | |------|------------------------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------| | 13:0 | Cu Media CRC good counter contents | RO | Self-clearing bit. Counter containing the number of packets with valid CRCs modulo 10,000; this counter does not saturate and will roll over to zero on the next good packet received after 9,999. | 0x000 | ## 4.3.3 Extended Mode Control Register 19E1 controls the extended LED and other chip modes. The following table shows the settings available. Table 51 • Extended Mode Control, Address 19E1 (0x13) | Bit | Name | Access | Description | Default | |------|------------------------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------|---------| | 15 | LED3 Extended Mode | R/W | Sticky bit. 1: See Extended LED Modes, page 28 | 0 | | 14 | LED2 Extended Mode | R/W | Sticky bit. 1: See Extended LED Modes, page 28 | 0 | | 13 | LED1 Extended Mode | R/W | Sticky bit. 1: See Extended LED Modes, page 28 | 0 | | 12 | LED0 Extended Mode | R/W | Sticky bit. 1: See Extended LED Modes, page 28 | 0 | | 11 | LED Reset Blink Suppress | R/W | Sticky bit. 1: Blink LEDs after COMA_MODE is de-asserted 0: Suppress LED blink after COMA_MODE is de-asserted | 0 | | 10:5 | Reserved | RO | Reserved | 0 | | 4 | Fast link failure | R/W | Sticky bit. Enable fast link failure pin. This must be done from PHY0 only. 1: Enabled 0: Disabled (GPIO9 pin becomes general purpose I/O) | 0 | | 3:2 | Force MDI crossover | R/W | Sticky bits. 00: Normal HP Auto-MDIX operation 01: Reserved 10: Copper media forced to MDI 11: Copper media forced MDI-X | 00 | | 1 | Reserved | RO | Reserved | | | 0 | GPIO[1:0]/SIGDET[1:0] pin polarity | R/W | Sticky bit. 1: Active low 0: Active high | 0 | ## 4.3.4 ActiPHY Control Register 20E1 controls the device ActiPHY sleep timer, its wake-up timer, and its link speed downshifting feature. The following table shows the settings available. Table 52 • Extended PHY Control 3, Address 20E1 (0x14) | Bit | Name | Access | Description | Default | |-------|-----------------------------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------| | 15 | Disable carrier extension | R/W | 1: Disable carrier extension in 1000BASE-T copper links | 1 | | 14:13 | ActiPHY sleep timer | R/W | Sticky bit. 00: 1 second 01: 2 seconds 10: 3 seconds 11: 4 seconds | 01 | | 12:11 | ActiPHY wake-up timer | R/W | Sticky bit.<br>00: 160 ms<br>01: 400 ms<br>10: 800 ms<br>11: 2 seconds | 00 | | 10 | Reserved | RO | Reserved | | | 9 | PHY address reversal | R/W | Sticky bit. Reverse PHY address Enabling causes physical PHY 0 to have address of 3, PHY 1 address of 2, PHY 2 address of 1, and PHY 3 address of 0. Changing this bit to 1 should initially be done from PHY 0 and changing to 0 from PHY3 1: Enabled 0: Disabled | 0 | | 8 | Reserved | RO | Valid only on PHY0 | | | 7:6 | Media mode status | RO | 00: No media selected<br>01: Copper media selected<br>10: SerDes media selected<br>11: Reserved | 00 | | 5 | Enable 10BASE-T no preamble mode | R/W | Sticky bit. 1: 10BASE-T will assert RX_DV indication when data is presented to the receiver even without a preamble preceding it | 0 | | 4 | Enable link speed autodownshift feature | R/W | Sticky bit. 1: Enable auto link speed downshift from 1000BASE-T | 0 | | 3:2 | Link speed auto downshift control | R/W | Sticky bits. 00: Downshift after 2 failed 1000BASE-T autonegotiation attempts 01: Downshift after 3 failed 1000BASE-T autonegotiation attempts 10: Downshift after 4 failed 1000BASE-T autonegotiation attempts 11: Downshift after 5 failed 1000BASE-T autonegotiation attempts | 01 | | 1 | Link speed auto downshift status | RO | No downshift Downshift is required or has occurred | 0 | Table 52 • Extended PHY Control 3, Address 20E1 (0x14) (continued) | Bit | Name | Access | Description | Default | |-----|----------|--------|-------------|---------| | 0 | Reserved | RO | Reserved | | ## 4.3.5 PoE and Miscellaneous Functionality The register at address 23E1 controls various aspects of inline powering and the CRC error counter in the VSC8552-02. Table 53 • Extended PHY Control 4, Address 23E1 (0x17) | Bit | Name | Access | Description | Default | |-------|----------------------------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|---------| | 15:11 | PHY address | RO | PHY address; latched on reset | | | 10 | Inline powered device detection | R/W | Sticky bit.<br>1: Enabled | 0 | | 9:8 | Inline powered device detection status | RO | Only valid when bit 10 is set. 00: Searching for devices 01: Device found; requires inline power 10: Device found; does not require inline power 11: Reserved | 00 | | 7:0 | Cu Media CRC error counter | RO | Self-clearing bit | | RC error counter for packets received on the Cu media interface. The value saturates at 0xFF and subsequently clears when read and restarts count.0x00 #### 4.3.6 Ethernet Packet Generator Control 1 The EPG control register provides access to and control of various aspects of the EPG testing feature. There are two separate EPG control registers. The following table shows the settings available in the first register. Table 54 • EPG Control Register 1, Address 29E1 (0x1D) | Bit | Name | Access | Description | Default | |-------|-----------------------|--------|---------------------------------------------------------------------------------------|---------| | 15 | EPG enable | R/W | 1: Enable EPG | 0 | | 14 | EPG run or stop | R/W | 1: Run EPG | 0 | | 13 | Transmission duration | R/W | 1: Continuous (sends in 10,000-packet increments) 0: Send 30,000,000 packets and stop | 0 | | 12:11 | Packet length | R/W | 00: 125 bytes<br>01: 64 bytes<br>10: 1518 bytes<br>11: 10,000 bytes (jumbo packet) | 0 | | 10 | Interpacket gap | R/W | 1: 8,192 ns<br>0: 96 ns | 0 | | 9:6 | Destination address | R/W | Lowest nibble of the 6-byte destination address | 0001 | | 5:2 | Source address | R/W | Lowest nibble of the 6-byte destination address | 0000 | Table 54 • EPG Control Register 1, Address 29E1 (0x1D) (continued) | Bit | Name | Access | Description | Default | |-----|-------------------------------------------------|--------|-----------------------------------------------------------------------|---------| | 1 | Payload type | R/W | Randomly generated payload pattern Fixed based on payload pattern | 0 | | 0 | Bad frame check<br>sequence (FCS)<br>generation | R/W | Generate packets with bad FCS Generate packets with good FCS | 0 | The following information applies to the EPG control number 1: - Do not run the EPG when the VSC8552-02 is connected to a live network. - bit 29E1.13 (continuous EPG mode control): When enabled, this mode causes the device to send continuous packets. When disabled, the device continues to send packets only until it reaches the next 10,000-packet increment mark. It then ceases to send packets. - The 6-byte destination address in bits 9:6 is assigned one of 16 addresses in the range of 0xFF FF FF FF F0 through 0xFF FF FF FF FF. - The 6-byte source address in bits 5:2 is assigned one of 16 addresses in the range of 0xFF FF FF FF FF FF FF FF FF FF. - If any of bits 13:0 are changed while the EPG is running (bit 14 is set to 1), bit 14 must be cleared and then set back to 1 for the change to take effect and to restart the EPG. #### 4.3.7 Ethernet Packet Generator Control 2 Register 30E1 consists of the second set of bits that provide access to and control over the various aspects of the EPG testing feature. The following table shows the settings available. Table 55 • EPG Control Register 2, Address 30E1 (0x1E) | Bit | Name | Access | Description | Default | |------|--------------------|--------|----------------------------------------------------------------------|---------| | 15:0 | EPG packet payload | R/W | Data pattern repeated in the payload of packets generated by the EPG | 0x00 | **Note:** If any of bits 15:0 in this register are changed while the EPG is running (bit 14 of register 29E1 is set to 1), that bit (29E1.14) must first be cleared and then set back to 1 for the change to take effect and to restart the EPG. # 4.4 Extended Page 2 Registers To access the extended page 2 registers (16E2–30E2), enable extended register access by writing 0x0002 to register 31. For more information, see Table 47, page 62. When extended page 2 register access is enabled, reads and writes to registers 16–30 affect the extended registers 16E2–30E2 instead of those same registers in the IEEE-specified register space. Registers 0–15 are not affected by the state of the extended page register access. Writing 0x0000 to register 31 restores the main register access. The following table lists the addresses and register names in the extended register page 2 space. These registers are accessible only when the device register 31 is set to 0x0002. Table 56 • Extended Registers Page 2 Space | Address | Name | |-----------|-------------------------| | 16E2 | Cu PMD Transmit Control | | 17E2 | EEE Control | | 18E2 | RGMII Settings | | 19E2-29E2 | Reserved | Table 56 • Extended Registers Page 2 Space (continued) | Address | Name | |---------|-------------------------| | 30E2 | Ring Resiliency Control | #### 4.4.1 Cu PMD Transmit Control The register at address 16E2 consists of the bits that provide control over the amplitude settings for the transmit side Cu PMD interface. These bits provide the ability to make small adjustments in the signal amplitude to compensate for minor variations in the magnetics from different vendors. Extreme caution must be exercised when changing these settings from the default values as they have a direct impact on the signal quality. Changing these settings also affects the linearity and harmonic distortion of the transmitted signals. For help with changing these values, contact your Microsemi representative. Table 57 • Cu PMD Transmit Control, Address 16E2 (0x10) | Bit | Name | Access | Description | Default | |-------|-------------------------------------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------| | 15:12 | 1000BASE-T signal amplitude trim <sup>(1)</sup> | R/W | Sticky bits. 1000BASE-T signal amplitude 1111: -1.7% 1110: -2.6% 1101: -3.5% 1100: -4.4% 1011: -5.3% 1010: -7% 1001: -8.8% 1000: -10.6% 0111: 5.5% 0110: 4.6% 0101: 3.7% 0100: 2.8% 0011: 1.9% 0010: 1% 0001: 0.1% 0000: -0.8% | 0000 | | 11:8 | 100BASE-TX signal amplitude trim <sup>(2)</sup> | R/W | Sticky bits. 100BASE-TX signal amplitude 1111: -1.7% 1110: -2.6% 1101: -3.5% 1100: -4.4% 1011: -5.3% 1010: -7% 1001: -8.8% 1000: -10.6% 0111 5.5% 0110: 4.6% 0101: 3.7% 0100: 2.8% 0011: 1.9% 0010: 1% 0001: 0.1% 0000: -0.8% | 0010 | Table 57 • Cu PMD Transmit Control, Address 16E2 (0x10) (continued) | Bit | Name | Access | Description | Default | |-----|-----------------------------------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------| | 7:4 | 10BASE-T signal amplitude trim <sup>(3)</sup> | R/W | Sticky bits. 10BASE-T signal amplitude 1111: -7% 1110: -7.9% 1101: -8.8% 1100: -9.7% 1011: -10.6% 1010: -11.5% 1000: -13.3% 0111: 0% 0110: -0.7% 0101: -1.6% 0100: -2.5% 0011: -3.4% 0010: -4.3% 0000: -6.1% | 1011 | | 3:0 | 10BASE-Te signal amplitude trim | R/W | Sticky bits. 10BASE-Te signal amplitude 1111: -30.45% 1110: -31.1% 1101: -31.75% 1100: -32.4% 1011: -33.05% 1010: -33.7% 1001: -34.35% 1000: -35% 0111: -25.25% 0110: -25.9% 0101: -26.55% 0100: -27.2% 0011: -27.85% 0010: -28.5% 0001: -29.15% 0000: -29.8% | 1110 | - 1. Changes to 1000BASE-T amplitude may result in unpredictable side effects. - 2. Adjust 100BASE-TX to specific magnetics. - 3. Amplitude is limited by V<sub>CC</sub> (2.5 V). ## 4.4.2 EEE Control The register at address 17E2 consists of the bits that provide additional control over the chip behavior in energy efficient Ethernet (IEEE 802.3az-2010) mode. Table 58 • EEE Control, Address 17E2 (0x11) | Bit | Name | Access | Description | Default | |-----|------------------|--------|-----------------------------------------------------------------------------------|---------| | 15 | Enable 10BASE-Te | R/W | Sticky bit. Enable energy efficient (IEEE 802.3az-2010) 10BASE-Te operating mode. | 0 | Table 58 • EEE Control, Address 17E2 (0x11) (continued) | Bit | Name | Access | Description | Default | |-------|-----------------------------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------| | 14 | Enable LED in fiber unidirectional mode | R/W | Sticky bit. 1: Enable LED functions in fiber unidirectional mode. | 0 | | 13:10 | Invert LED polarity | R/W | Sticky bits. Invert polarity of LED[3:0]_[1:0] signals. Default is to drive an active low signal on the LED pins. This also applies to enhanced serial LED mode. For more information, see Enhanced Serial LED Mode, page 30. | 0000 | | 9:6 | Reserved | RO | Reserved. | | | 5 | Enable 1000BASE-T force mode | R/W | Sticky bit. 1: Enable 1000BASE-T force mode to allow PHY to link-up in 1000BASE-T mode without forcing master/slave when register 0, bits 6 and 13 are set to 2'b10. | 0 | | 41 | Force transmit LPI | R/W | Sticky bit. 1: Enable the EPG to transmit LPI on the MDI, ignore data from the MAC interface. 0: Transmit idles being received from the MAC. | 0 | | 3 | Inhibit 100BASE-TX<br>transmit EEE LPI | R/W | Sticky bit. 1: Disable transmission of EEE LPI on transmit path MDI in 100BASE-TX mode when receiving LPI from MAC. | 0 | | 2 | Inhibit 100BASE-TX receive EEE LPI | R/W | Sticky bit. 1: Disable transmission of EEE LPI on receive path MAC interface in 100BASE-TX mode when receiving LPI from the MDI. | 0 | | 1 | Inhibit 1000BASE-T<br>transmit EEE LPI | R/W | Sticky bit. 1: Disable transmission of EEE LPI on transmit path MDI in 1000BASE-T mode when receiving LPI from MAC. | 0 | | 0 | Inhibit 1000BASE-T receive EEE LPI | R/W | Sticky bit. 1: Disable transmission of EEE LPI on receive path MAC interface in 1000BASE-T mode when receiving LPI from the MDI. | 0 | <sup>1. 17</sup>E2 bits 4:0 are for debugging purposes only, not for operational use. ## 4.4.3 RGMII Settings The following table shows the register settings for the RGMII setting controls at address 18E2. Table 59 • RGMII Settings, Address 18E2 | Bit | Name | Access | Description | Default | |-----|---------------|--------|-------------------|---------| | 6:4 | rgmii_skew_tx | R/W | 000: 0.2 ns delay | 000 | | | | | 001: 0.8 ns delay | | | | | | 010: 1.1 ns delay | | | | | | 011: 1.7 ns delay | | | | | | 100: 2.0 ns delay | | | | | | 101: 2.3 ns delay | | | | | | 110: 2.6 ns delay | | | | | | 111: 3.4 ns delay | | | 3:1 | rgmii_skew_rx | R/W | 000: 0.2 ns delay | 000 | | | | | 001: 0.8 ns delay | | | | | | 010: 1.1 ns delay | | | | | | 011: 1.7 ns delay | | | | | | 100: 2.0 ns delay | | | | | | 101: 2.3 ns delay | | | | | | 110: 2.6 ns delay | | | | | | 111: 3.4 ns delay | | | 0 | rgmii_bit_rev | RO | | 0 | # 4.4.4 Ring Resiliency Control The following table shows the register settings for the ring resiliency controls at address 30E2. Table 60 • Ring Resiliency, Address 30E2 | Bit | Name | Access | Description | Default | |------|---------------------------------------------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------| | 15 | Ring resiliency<br>startup enable<br>(master TR enable) | R/W | Sticky | 0 | | 14 | Advertise ring resiliency | R/W | Sticky | 0 | | 13 | LP ring resiliency advertisement | RO | | 0 | | 12 | Force ring resiliency enable (override autoneg) | R/W | Sticky | 0 | | 11:6 | Reserved | RO | Reserved | 000000 | | 5:4 | Ring resiliency<br>status | RO | Ring resiliency status (from r1000 DSP SM) 00: Timing slave <sup>(1)</sup> 10: Timing slave becoming master 11: Timing master <sup>(1)</sup> 01: Timing master becoming slave | 11 | | 3:1 | Reserved | RO | Reserved | 000 | | 0 | Start switchover<br>(only when not in<br>progress) | RWSC | | 0 | <sup>1.</sup> Reflects autoneg master/slave at initial link-up ## 4.5 Extended Page 3 Registers To access the extended page 3 registers (16E3–30E3), enable extended register access by writing 0x0003 to register 31. For more information, see Table 47, page 62. When extended page 3 register access is enabled, reads and writes to registers 16–30 affect the extended registers 16E3–30E3 instead of those same registers in the IEEE-specified register space. Registers 0–15 are not affected by the state of the extended page register access. Writing 0x0000 to register 31 restores the main register access. The following table lists the addresses and register names in the extended register page 3 space. These registers are accessible only when the device register 31 is set to 0x0003. Table 61 • Extended Registers Page 3 Space | Address | Name | |---------|---------------------------------------------| | | | | 16E3 | MAC SerDes PCS Control | | 17E3 | MAC SerDes PCS Status | | 18E3 | MAC SerDes Clause 37 Advertised Ability | | 19E3 | MAC SerDes Clause 37 Link Partner Ability | | 20E3 | MAC SerDes Status | | 21E3 | Media SerDes Transmit Good Packet Counter | | 22E3 | Media SerDes Transmit CRC Error Counter | | 23E3 | Media SerDes PCS Control | | 24E3 | Media SerDes PCS Status | | 25E3 | Media SerDes Clause 37 Advertised Ability | | 26E3 | Media SerDes Clause 37 Link Partner Ability | | 27E3 | Media SerDes status | | 28E3 | Fiber Media CRC Good Counter | | 29E3 | Fiber Media CRC Error Counter | | 30E3 | Reserved | | | | #### 4.5.1 MAC SerDes PCS Control The register at address 16E3 consists of the bits that provide access to and control over MAC SerDes PCS block. The following table shows the settings available. Table 62 • MAC SerDes PCS Control, Address 16E3 (0x10) | Bit | Name | Access | Description | Default | |-----|-------------------------|--------|-----------------------------------------------------------------------|---------| | 15 | MAC interface disable | R/W | Sticky bit. 1: 1000BASE-X MAC interface disable when media link down. | 0 | | 14 | MAC interface restart | R/W | Sticky bit. 1: 1000BASE-X MAC interface restart on media link change. | 0 | | 13 | MAC interface PD enable | R/W | Sticky bit. 1: MAC interface autonegotiation parallel detect enable. | 0 | Table 62 • MAC SerDes PCS Control, Address 16E3 (0x10) (continued) | Bit | Name | Access | Description | Default | |------|---------------------------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------| | 12 | MAC interface autonegotiation restart | R/W | Self-clearing bit. 1: Restart MAC interface autonegotiation. | 0 | | 11 | Force advertised ability | R/W | 1: Force 16-bit advertised ability from register 18E3. | 0 | | 10:8 | SGMII preamble control | R/W | 000: No effect on the start of packet. 001: If both the first two nibbles of the 10/100 packet are not 0x5, a byte of 0x55 must be prefixed to the output, otherwise there will be no effect on the start of packet. 010: If both the first two nibbles of the 10/100 packet are not 0x5, a byte of 0x55 must be prefixed to the output. An additional byte of 0x55 must be prefixed to the output if the next two nibbles are also not 0x5. | | | 7 | MAC SerDes autonegotiation enable | R/W | Sticky bit. 1: MAC SerDes ANEG enable. | 0 | | 6 | SerDes polarity at input of MAC | R/W | 1: Invert polarity of signal received at input of MAC. | 0 | | 5 | SerDes polarity at output of MAC | R/W | 1: Invert polarity of signal at output of MAC. | | | 4 | Fast link status enable | R/W | Use fast link fail indication as link status indication to MAC SerDes. Use normal link status indication to MAC SerDes. | 0 | | 3 | Reserved | R/W | Reserved. | 0 | | 2:0 | Reserved | RO | Reserved. | | ## 4.5.2 MAC SerDes PCS Status The register at address 17E3 consists of the bits that provide status from the MAC SerDes PCS block. The following table shows the settings available. Table 63 • MAC SerDes PCS Status, Address 17E3 (0x11) | Bit | Name | Access | Description | |-------|------------------------------------------|--------|--------------------------------------------------------------------------------------| | 15:13 | Reserved | RO | Reserved | | 12 | SGMII alignment error | RO | 1: RGMII/SGMII alignment error occurred | | 11 | MAC interface LP autonegotiation restart | RO | 1: MAC interface link partner autonegotiation restart request occurred | | 10 | Reserved | RO | Reserved | | 9:8 | MAC remote fault | RO | 01, 10, and 11: Remote fault detected from MAC 00: No remote fault detected from MAC | | 7 | Asymmetric pause advertisement | RO | 1: Asymmetric pause advertised by MAC | | 6 | Symmetric pause advertisement | RO | 1: Symmetric pause advertised by MAC | | 5 | Full duplex advertisement | RO | 1: Full duplex advertised by MAC | | 4 | Half duplex advertisement | RO | 1: Half duplex advertised by MAC | Table 63 • MAC SerDes PCS Status, Address 17E3 (0x11) (continued) | Bit | Name | Access | Description | |-----|------------------------------------------|--------|-----------------------------------------------------------| | 3 | MAC interface LP autonegotiation capable | RO | 1: MAC interface link partner autonegotiation capable | | 2 | MAC interface link status | RO | 1: MAC interface link status connected | | 1 | MAC interface autonegotiation complete | RO | 1: MAC interface autonegotiation complete | | 0 | MAC comma detect | RO | Comma currently detected comma currently not detected | ## 4.5.3 MAC SerDes Clause 37 Advertised Ability The register at address 18E3 consists of the bits that provide access to and control over MAC SerDes Clause 37 advertised ability. The following table shows the settings available. Table 64 • MAC SerDes Cl37 Advertised Ability, Address 18E3 (0x12) | Bit | Name | Access | Description | Default | |------|-------------------------------|--------|-----------------------------------------------------------------------------------------------|---------| | 15:0 | MAC SerDes advertised ability | R/W | Current configuration code word being advertised (this register is read/write if 16E3.11 = 1) | 0x01E0 | ## 4.5.4 MAC SerDes Clause 37 Link Partner Ability The register at address 19E3 consists of the bits that provide status of the MAC SerDes link partner's Clause 37 advertised ability. The following table shows the settings available. Table 65 • MAC SerDes Cl37 LP Ability, Address 19E3 (0x13) | Bit | Name | Access | Description | |------|-----------------------|--------|---------------------------------------------------------| | 15:0 | MAC SerDes LP ability | RO | Last configuration code word received from link partner | #### 4.5.5 MAC SerDes Status The register at address 20E3 consists of the bits that provide access to MAC SerDes status. The following table shows the settings available. Table 66 • MAC SerDes Status, Address 20E3 (0x14) | Bit | Name | Access | Description | |------|--------------------|--------|------------------------------------------------------------------------------------| | 15 | Reserved | RO | Reserved | | 14 | MAC comma detect | RO | Super-sticky bit. Cleared upon SW reset. 1: Comma detected 0: Comma not detected | | 13 | QSGMII sync status | RO | | | 12:0 | Reserved | RO | Reserved | ## 4.5.6 Media SerDes Transmit Good Packet Counter The register at address 21E3 consists of the bits that provide status of the media SerDes transmit good packet counter. The following table shows the settings available. Table 67 • Media SerDes Tx Good Packet Counter, Address 21E3 (0x15) | Bit | Name | Access | Description | |------|-------------------------------|--------|-----------------------------------------| | 15 | Tx good packet counter active | RO | 1: Transmit good packet counter active | | 14 | Reserved | RO | Reserved | | 13:0 | Tx good packet count | RO | Transmit good packet count modulo 10000 | #### 4.5.7 Media SerDes Transmit CRC Error Counter The register at address 22E3 consists of the bits that provide status of the media SerDes transmit packet count that had a CRC error. The following table shows the settings available. Table 68 • Media SerDes Tx CRC Error Counter, Address 22E3 (0x16) | Bit | Name | Access | Description | |------|---------------------|--------|----------------------------------------------| | 15:8 | Reserved | RO | Reserved | | 7:0 | Tx CRC packet count | RO | Transmit CRC packet count (saturates at 255) | #### 4.5.8 Media SerDes PCS Control The register at address 23E3 consists of the bits that provide access to and control over Media SerDes PCS control. The following table shows the settings available. Table 69 • Media SerDes PCS Control, Address 23E3 (0x17) | Bit | Name | Access | Description | Default | |-------|----------------------------------------------------|--------|----------------------------------------------------------------------------------------------|---------| | 15:14 | Reserved | RO | Reserved | | | 13 | Media interface autonegotiation parallel-detection | R/W | Sticky bit. 1: SerDes media autonegotiation parallel detect enabled | 0 | | 12 | Reserved | RO | Reserved | | | 11 | Force advertised ability | R/W | 1: Force 16-bit advertised ability from register 25E3.15:0 | 0 | | 10:7 | Reserved | RO | Reserved | | | 6 | Polarity reversal input | | Media SerDes polarity reversal input 0: No polarity reversal (default) 1: Polarity reversed | 0 | | 5 | Polarity reversal output | | Media SerDes polarity reversal output 0: No polarity reversal (default) 1: Polarity reversed | 0 | | 4:0 | Reserved | RO | Reserved | | #### 4.5.9 Media SerDes PCS Status The register at address 24E3 consists of the bits that provide status of the Media SerDes PCS block. The following table shows the settings available. Table 70 • Media SerDes PCS Status, Address 24E3 (0x18) | Bit | Name | Access | Description | |-------|------------------------------------------------------|--------|-----------------------------------------------------------------------| | 15:14 | Reserved | RO | Reserved | | 13 | SerDes protocol transfer | RO | 100 Mb or 100BASE-FX link status | | 12 | SerDes protocol transfer | RO | 10 Mb link status | | 11 | Media interface link partner autonegotiation restart | RO | Media interface link partner autonegotiation restart request occurred | | 10 | Reserved | RO | Reserved | | 9:8 | Remote fault detected | RO | 01, 10, 11: Remote fault detected from link partner | | 7 | Link partner asymmetric pause | RO | 1: Asymmetric pause advertised by link partner | | 6 | Link partner symmetric pause | RO | 1: Symmetric pause advertised by link partner | | 5 | Link partner full duplex advertisement | RO | 1: Full duplex advertised by link partner | | 4 | Link partner half duplex advertisement | RO | 1: Half duplex advertised by link partner | | 3 | Link partner autonegotiation capable | RO | Media interface link partner autonegotiation capable | | 2 | Media interface link status | RO | 1: Media interface link status | | 1 | Media interface autonegotiation complete | RO | 1: Media interface autonegotiation complete | | 0 | Reserved | | Reserved | # 4.5.10 Media SerDes Clause 37 Advertised Ability The register at address 25E3 consists of the bits that provide access to and control over Media SerDes Clause 37 advertised ability. The following table shows the settings available. Table 71 • Media SerDes Cl37 Advertised Ability, Address 25E3 (0x19) | Bit | Name | Access | Description | Default | |------|---------------------------------|--------|-------------------------------------------------------------------------------------------------|---------| | 15:0 | Media SerDes advertised ability | R/W | Current configuration code word being advertised. This register is read/write when 23E3.11 = 1. | 0x0000 | # 4.5.11 Media SerDes Clause 37 Link Partner Ability The register at address 26E3 consists of the bits that provide status of the media SerDes link partner's Clause 37 advertised ability. The following table shows the settings available. Table 72 • MAC SerDes Cl37 LP Ability, Address 26E3 (0x1A) | Bit | Name Access | | Description | |------|-------------------------|----|---------------------------------------------------------| | 15:0 | Media SerDes LP ability | RO | Last configuration code word received from link partner | #### 4.5.12 Media SerDes Status The register at address 27E3 consists of the bits that provide access to Media SerDes status. The following table shows the settings available. Table 73 • Media SerDes Status, Address 27E3 (0x1B) | Bit | Name | Access | Description | |------|-------------------------|--------|-----------------------------------------------------------------| | 15 | K28.5 comma realignment | RO | Self-clearing bit. 1: K28.5 comma re-alignment has occurred | | 14 | Signal detect | RO | Self-clearing bit. Sticky bit.<br>1: SerDes media signal detect | | 13:0 | Reserved | RO | Reserved | #### 4.5.13 Fiber Media CRC Good Counter Register 28E3 makes it possible to read the contents of the CRC good counter for packets that are received on the Fiber media interface; the number of CRC routines that have executed successfully. The following table shows the expected readouts. Table 74 • Fiber Media CRC Good Counter, Address 28E3 (0x1C) | Bit | Name | Access | Description | Default | |------|---------------------------------------|--------|---------------------------------------------------------------------------------------------------------------------------------|---------| | 15 | Packet since last read | RO | Self-clearing bit. 1: Packet received since last read. | | | 14 | Reserved | RO | Reserved. | | | 13:0 | Fiber media CRC good counter contents | RO | Self-clearing bit. Counter containing the number of packets with valid CRCs. This counter does not saturate and will roll over. | 0x000 | #### 4.5.14 Fiber Media CRC Error Counter Register 29E3 makes it possible to read the contents of the CRC error counter for packets that are received on the Fiber media interface. The following table shows the expected readouts. Table 75 • Fiber Media CRC Error Counter, Address 29E3 (0x1D) | Bit | Name | Access | Description | Default | |------|-------------------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------| | 15:8 | Reserved | RO | Reserved. | | | 7:0 | Fiber Media CRC error counter | RO | Self-clearing bit. CRC error counter for packets received on the Fiber media interface. The value saturates at 0xFF and subsequently clears when read and restarts count. | 0x00 | # 4.6 General Purpose Registers Accessing the general purpose register space is similar to accessing the extended page registers. Set register 31 to 0x0010. This sets all 32 registers to the general purpose register space. To restore main register page access, write 0x0000 to register 31. The following table lists the addresses and register names in the general purpose register page space. These registers are accessible only when the device register 31 is set to 0x0010. All general purpose register bits are super-sticky. Table 76 • General Purpose Registers Page Space | Address | Name | |---------|--------------------------------------| | 0G-12G | Reserved | | 13G | LED/SIGDET/GPIO Control | | 14G | GPIO Control 2 | | 15G | GPIO Input | | 16G | GPIO Output | | 17G | GPIO Output Enable | | 18G | Micro Command | | 19G | MAC Mode and Fast Link Configuration | | 20G | Two-Wire Serial MUX Control 1 | | 21G | Two-Wire Serial MUX Control 2 | | 22G | Two-Wire Serial MUX Data Read/Write | | 23G | Recovered Clock 0 Control | | 24G | Recovered Clock 1 Control | | 25G | Enhanced LED Control | | 26G | Reserved | | 27G | Reserved | | 28G | Reserved | | 29G | Global Interrupt Status | | 30G | Extended Revision ID | # 4.6.1 Reserved General Purpose Address Space The bits in registers 0G to 12G of the general purpose register space are reserved. #### 4.6.2 SIGDET/GPIO Control The SIGDET control bits configure the GPIO[1:0]/SIGDET[1:0] pins to function either as signal detect pins for each fiber media port, or as GPIOs. The following table shows the values that can be written. Table 77 • SIGDET/GPIO Control, Address 13G (0x0D) | Bit | Name | Access | Description | Default | |-------|-----------------|--------|----------------------------------------------------------------------------------------------------|---------| | 15:12 | Reserved | RO | Reserved | 00 | | 11:10 | GPIO5/I2C_SCL_1 | R/W | 00: SCL for PHY1 01: Reserved 10: Reserved 11: Controlled by MII registers 15G to 17G <sup>1</sup> | 00 | | 9:8 | GPIO4/I2C_SCL_0 | R/W | 00: SCL for PHY0 01: Reserved 10: Reserved 11: Controlled by MII registers 15G to 17G <sup>2</sup> | 00 | | 7:4 | Reserved | RO | Reserved | 00 | Table 77 • SIGDET/GPIO Control, Address 13G (0x0D) (continued) | Bit | Name | Access | Description | Default | |-----|--------------------------|--------|-------------------------------------------------------------------------------------------|---------| | 3:2 | GPIO1/SIGDET1<br>control | R/W | 00: SIGDET operation 01: Reserved 10: Reserved 11: Controlled by MII registers 15G to 17G | 00 | | 1:0 | GPIO0/SIGDET0<br>control | R/W | 00: SIGDET operation 01: Reserved 10: Reserved 11: Controlled by MII registers 15G to 17G | 00 | <sup>1.</sup> Register 20G bit 1 must be clear in order for this setting to take effect. ## 4.6.3 GPIO Control 2 The GPIO control 2 register configures the functionality of the COMA\_MODE input pins, and provides control for possible GPIO pin options. Table 78 • GPIO Control 2, Address 14G (0x0E) | Bit | Name | Access | Description | Default | |-------|------------------------------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------| | 15:14 | GPIO12 and GPIO13 | R/W | GPIO12 and GPIO13 control. 00: Reserved 01: Reserved. 10: Reserved. 11: GPIO12/GPIO13 operation. Controlled by MII registers 15G to 17G. | | | 13 | COMA_MODE output enable (active low) | R/W | 1: COMA_MODE pin is an input. 0: COMA_MODE pin is an output. | 1 | | 12 | COMA_MODE output data | R/W | Value to output on the COMA_MODE pin when it is configured as an output. | 0 | | 11 | COMA_MODE input data | RO | Data read from the COMA_MODE pin. | | | 10 | Tri-state enable for two-wire serial bus | R/W | 1: Tri-states two-wire serial bus output signals instead of driving them high. This allows those signals to be pulled above VDD25 using an external pull-up resistor. 0: Drive two-wire serial bus output signals to high and low values as appropriate. | 1 | | 9 | Tri-state enable for LEDs | R/W | 1: Tri-state LED output signals instead of driving them high. This allows the signals to be pulled above V <sub>DDIO</sub> using an external pull-up resistor. 0: Drive LED bus output signals to high and low values. | 1 | | 8 | Reserved | RO | Reserved | 0 | | 7:6 | GPIO11 | R/W | GPIO11 control. 00: Reserved 01: Reserved 10: Reserved 11: Controlled by MII registers 15G to 17G | | <sup>2.</sup> Register 20G bit 0 must be clear in order for this setting to take effect. Table 78 • GPIO Control 2, Address 14G (0x0E) (continued) | Bit | Name | Access | Description | Default | |-----|---------------------|--------|-------------------------------------------------------------------------------------------------------------------------------|---------| | 5:4 | GPIO10 | R/W | GPIO10 control. 00: Reserved 01: Reserved 10: Reserved 11: Controlled by MII registers 15G to 17G | | | 3:2 | GPIO9/FASTLINK_FAIL | R/W | GPIO9/FASTLINK_FAIL control. 00: FASTLINK_FAIL operation 01: Reserved 10: Reserved 11: Controlled by MII registers 15G to 17G | | | 1:0 | GPIO8/I2C_SDA | R/W | GPIO8/I2C_SDA control. 00: I2C_SDA operation 01: Reserved 10: Reserved 11: Controlled by MII registers 15G to 17G | | ## 4.6.4 **GPIO** Input The input register contains information about the input to the device GPIO pins. Read from this register to access the data on the device GPIO pins. The following table shows the readout you can expect. Table 79 • GPIO Input, Address 15G (0x0F) | Bit | Name | Access | Description | Default | |-------|---------------------|--------|---------------------------|---------| | 15:14 | Reserved | RO | Reserved | 00 | | 13 | GPIO13 | RO | GPIO13 input | 1 | | 12 | GPIO12 | RO | GPIO12 input | 1 | | 11 | GPIO11 | RO | GPIO11 input | 0 | | 10 | GPIO10 | RO | GPIO10 input | 0 | | 9 | GPIO9/FASTLINK_FAIL | RO | GPIO9/FASTLINK_FAIL input | 1 | | 8 | GPIO8/I2C_SDA | RO | GPIO8/I2C_SDA input | 1 | | 7:6 | Reserved | RO | Reserved | 0 | | 5 | GPIO5/I2C_SCL_1 | RO | GPIO5/I2C_SCL_1 input | 1 | | 4 | GPIO4/I2C_SCL_0 | RO | GPIO4/I2C_SCL_0 input | 1 | | 3:2 | Reserved | RO | Reserved | | | 1 | GPIO1/SIGDET1 | RO | GPIO1/SIGDET1 input | 1 | | 0 | GPIO0/SIGDET0 | RO | GPIO0/SIGDET0 input | 0 | ## 4.6.5 **GPIO Output** The output register allows you to access and control the output from the device GPIO pins. The following table shows the values you can write. Table 80 • GPIO Output, Address 16G (0x10) | Bit | Name | Access | Description | Default | |-------|----------|--------|---------------|---------| | 15:14 | Reserved | RO | Reserved | | | 13 | GPIO13 | R/W | GPIO13 output | 0 | Table 80 • GPIO Output, Address 16G (0x10) (continued) | Bit | Name | Access | Description | Default | |-----|---------------------|--------|----------------------------|---------| | 12 | GPIO12 | R/W | GPIO12 output | 0 | | 11 | GPIO11 | R/W | GPIO11 output | 0 | | 10 | GPIO10 | R/W | GPIO10 output | 0 | | 9 | GPIO9/FASTLINK_FAIL | R/W | GPIO9/FASTLINK_FAIL output | 0 | | 8 | GPIO8/I2C_SDA | R/W | GPIO8/I2C_SDA output | 0 | | 7:6 | Reserved | RO | Reserved | 0 | | 5 | GPIO5/I2C_SCL_1 | R/W | GPIO5/I2C_SCL_1 output | 0 | | 4 | GPIO4/I2C_SCL_0 | R/W | GPIO4/I2C_SCL_0 output | 0 | | 3:2 | Reserved | RO | Reserved | | | 1 | GPIO1/SIGDET1 | R/W | GPIO1/SIGDET1 output | 0 | | 0 | GPIO0/SIGDET0 | R/W | GPIO0/SIGDET0 output | 0 | ## 4.6.6 **GPIO Pin Configuration** Register 17G in the GPIO register space controls whether a particular GPIO pin functions as an input or an output. The following table shows the settings available. Table 81 • GPIO Input/Output Configuration, Address 17G (0x11) | Bit | Name | Access | Description | Default | |-------|---------------------|--------|-----------------------------------|---------| | 15:14 | Reserved | RO | Reserved | | | 13 | GPIO13 | R/W | GPIO13 output enable | 0 | | 12 | GPIO12 | R/W | GPIO12 output enable | 0 | | 11 | GPIO11 | R/W | GPIO11 output enable | 0 | | 10 | GPIO10 | R/W | GPIO10 output enable | 0 | | 9 | GPIO9/FASTLINK_FAIL | R/W | GPIO9/FASTLINK_FAIL output enable | 0 | | 8 | GPIO8/I2C_SDA | R/W | GPIO8/I2C_SDA output enable | 0 | | 7:6 | Reserved | RO | Reserved | 0 | | 5 | GPIO5/I2C_SCL_1 | R/W | GPIO5/I2C_SCL_1 output enable | 0 | | 4 | GPIO4/I2C_SCL_0 | R/W | GPIO4/I2C_SCL_0 output enable | 0 | | 3:2 | Reserved | RO | Reserved | | | 1 | GPIO1/SIGDET1 | R/W | GPIO1/SIGDET1 output enable | 0 | | 0 | GPIO0/SIGDET0 | R/W | GPIO0/SIGDET0 output | 0 | ## 4.6.7 Microprocessor Command Register 18G is a command register. Bit 15 tells the internal processor to execute the command. When bit 15 is cleared the command has completed. Software needs to wait until bit 15 = 0 before proceeding with the next PHY register access. Bit 14 = 1 typically indicates an error condition where the squelch patch was not loaded. Use the following steps to execute the command: - 1. Write desired command - 2. Check bit 15 (move existing text) - 3. Check bit 14 (if set, then error) Commands may take up to 25 ms to complete before bit 15 changes to 0. Note: All MAC interfaces must be the same — all QSGMII, RGMII, or SGMII. Table 82 • Microprocessor Command Register, Address 18G | Command | Setting | |-------------------------------------------|-----------------------| | Enable 2 ports MAC SGMII | 0x80F0 | | Enable 2 ports MAC 1/2 QSGMII | 0x80E0 | | QSGMII transmitter control <sup>(1)</sup> | | | Enable 2 ports Media 1000BASE-X | 0x8FC1 <sup>(2)</sup> | | Enable 2 ports Media 100BASE-FX | 0x8FD1 <sup>(2)</sup> | Contact your Microsemi representative for an initialization script that greatly simplifies the programming of QSGMII transmit controls. ## 4.6.8 MAC Configuration and Fast Link Register 19G in the GPIO register space controls the MAC interface mode and the selection of the source PHY for the fast link failure indication. The following table shows the settings available for the GPIO9/FASTLINK-FAIL pin. Table 83 • MAC Configuration and Fast Link Register, Address 19G (0x13) | Bit | Name | Access | Description | Default | |-------|--------------------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------|---------| | 15:14 | MAC configuration | R/W | Select MAC interface mode<br>00: SGMII<br>01: QSGMII<br>10: RGMII<br>11: Reserved | 00 | | 13:4 | Reserved | RO | Reserved | | | 3:0 | Fast link failure port setting | R/W | Select fast link failure PHY source<br>0000: Port0<br>0001: Port1<br>0010: Reserved<br>0011: Reserved<br>1100–1111: Output disabled | 0xF | #### 4.6.9 Two-Wire Serial MUX Control 1 The following table shows the settings available to control the integrated two-wire serial MUX. Table 84 • Two-Wire Serial MUX Control 1, Address 20G (0x14) | Bit | Name | Access | Description | Default | |------|-------------------------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------| | 15:9 | Two-wire serial device address | R/W | Top 7 bits of the 8-bit address sent out on the two wire serial stream. The bottom bit is the read/write signal, which is controlled by register 21G, bit 8. SFPs use 0xA0. | 0xA0 | | 8:6 | Reserved | RO | Reserved. | | | 5:4 | Two-wire serial SCL clock frequency | R/W | 00: 50 kHz<br>01: 100 kHz<br>10: 400 kHz<br>11: 2 MHz | 01 | <sup>2.</sup> The "F" in the command has a bit representing each of the four PHYs. To exclude a PHY from the configuration, set its bit to 0. For example, the configuration of PHY 3 and PHY 2 to 1000BASE-X would be 1100 or a "C" and the command would be 0x8CC1. Table 84 • Two-Wire Serial MUX Control 1, Address 20G (0x14) (continued) | Bit | Name | Access | Description | Default | |-----|-----------------------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|---------| | 3 | Two-wire serial MUX port 3 enable | R/W | Enabled. Two-wire serial disabled. Becomes GPIO pin. | 0 | | 2 | Two-wire serial MUX port 2 enable | R/W | Enabled. Two-wire serial disabled. Becomes GPIO pin. | 0 | | 1 | Two-wire serial MUX port 1 enable | R/W | Enabled. Two-wire serial disabled. Becomes GPIO pin. | 0 | | 0 | Two-wire serial MUX port 0 enable | R/W | Enabled. Two-wire serial disabled. Two-wire serial MUX port 0 becomes GPIO pin if serial LED function is enabled, regardless of the settings of this bit. | 0 | ## 4.6.10 Two-Wire Serial MUX Control 2 Register 21G is used to control the two-wire serial MUX for status and control of two-wire serial slave devices. Table 85 • Two-Wire Serial MUX Interface Status and Control, Address 21G (0x15) | Bit | Name | Access | Description | Default | |-------|--------------------------------------|--------|-------------------------------------------------------------------------------------------------------------------------|---------| | 15 | Two-wire serial MUX ready | RO | 1: Two-wire serial MUX is ready for read or write | 1 | | 14:12 | Reserved | RO | Reserved | | | 11:10 | PHY port Address | R/W | Specific VSC8552-02 PHY port being addressed. | 00 | | 9 | Enable two-wire serial<br>MUX access | R/W | Self-clearing bit. 1: Execute read or write through the two-wire serial MUX based on the settings of register bit 21G.8 | 0 | | 8 | Two-wire serial MUX read or write | R/W | Read from two-wire serial MUX Write to two-wire serial MUX | 1 | | 7:0 | Two-wire serial MUX address | R/W | Sets the address of the two-wire serial MUX used to direct read or write operations. | 0x00 | ## 4.6.11 Two-Wire Serial MUX Data Read/Write Register 22G in the extended register space enables access to the two-wire serial MUX. Table 86 • Two-Wire Serial MUX Data Read/Write, Address 22G (0x16) | Bit | Name | Access | Description | Default | |------|--------------------------------|--------|----------------------------------------------------------------------------------------------------|---------| | 15:8 | Two-wire serial MUX read data | RO | Eight-bit data read from two-wire serial MUX; requires setting both register 21G.9 and 21G.8 to 1. | | | 7:0 | Two-wire serial MUX write data | R/W | Eight-bit data to be written to two-wire serial MUX. | 0x00 | ## 4.6.12 Recovered Clock 1 Control Register 23G in the extended register space controls the functionality of the recovered clock 1 output signal. Table 87 • Recovered Clock 1 Control, Address 23G (0x17) | Bit | Name | Access | Description | Default | |-------|-----------------------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------| | 15 | Enable<br>RCVRDCLK1 | R/W | Enable recovered clock 1 output Disable recovered clock 1 output | 0 | | 14:11 | Clock source select | R/W | Select bits for source PHY for recovered clock: 0000: PHY0 0001: PHY1 0100–1111: Reserved | 0000 | | 10:8 | Clock frequency select | R/W | Select output clock frequency: 000: 25 MHz output clock 001: 125 MHz output clock 010: 31.25 MHz output clock 011–111: Reserved | 000 | | 7:6 | Reserved | RO | Reserved. | | | 5:4 | Clock squelch level | R/W | Select clock squelch level 00: Automatically squelch clock to low when the link is not up, is unstable, is up in a mode that does not support the generation of a recovered clock (1000BASE-T master or 10BASE-T), or is up in EEE mode (100BASE-TX or 1000BASE-T slave). 01: Same as 00 except that the clock is also generated in 1000BASE-T master and 10BASE-T link-up modes. This mode also generates a recovered clock output in EEE mode during reception of LP_IDLE. 10: Squelch only when the link is not up. 11: Disable clock squelch. Note: A clock from the SerDes or Cu PHY will be output on the recovered clock output in this mode when the link is down. | | | | | | When the CLK_SQUELCH_IN pin is set high, it squelches the recovered clocks regardless of bit settings. | | | 3 | Reserved | RO | Reserved. | | | 2:0 | Clock selection for specified PHY | R/W | 000: Serial media recovered clock<br>001: Copper PHY recovered clock<br>010: Copper PHY transmitter TCLK<br>011–111: Reserved | 000 | ## 4.6.13 Recovered Clock 2 Control Register 24G in the extended register space controls the functionality of the recovered clock 2 output signal. Table 88 • Recovered Clock 2 Control, Address 24G (0x18) | Bit | Name | Access | Description | Default | |-------|--------------------------------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------| | 15 | Enable RCVRDCLK2 | R/W | Enable recovered clock 2 output | 0 | | 14:11 | Clock source select | R/W | Select bits for source PHY for recovered clock: 0000: PHY0 0001: PHY1 0100–1111: Reserved | 0000 | | 10:8 | Clock frequency select | R/W | Select output clock frequency: 000: 25 MHz output clock 001: 125 MHz output clock 010: 31.25 MHz output clock 011–111: Reserved | 000 | | 7:6 | Reserved | RO | Reserved | | | 5:4 | Clock squelch level | R/W | Select clock squelch level: 00: Automatically squelch clock to low when the link is not up, is unstable, is up in a mode that does not support the generation of a recovered clock (1000BASE-T master or 10BASE-T), or is up in EEE mode (100BASE-TX or 1000BASE-T slave). 01: Same as 00 except that the clock is also generated in 1000BASE-T master and 10BASE-T link-up modes. This mode also generates a recovered clock output in EEE mode during reception of LP_IDLE 10: Squelch only when the link is not up 11: Disable clock squelch. Note: A clock from the SerDes or Cu PHY will be output on the recovered clock output in this mode when the link is down. Note: A clock from the SerDes or Cu PHY will be output on the recovered clock output in this | | | | | | mode when the link is down. When the CLK_SQUELCH_IN pin is set high, it squelches the recovered clocks regardless of bit settings. | | | 3 | Reserved | RO | Reserved | | | 2:0 | Clock selection for<br>specified PHY | R/W | 000: Serial media recovered clock<br>001: Copper PHY recovered clock<br>010–111: Reserved | 000 | ## 4.6.14 Enhanced LED Control The following table contains the bits to control advanced functionality of the parallel and serial LED signals. Table 89 • Enhanced LED Control, Address 25G (0x19) | Bit | Name | Access | Description | Default | |------|------------------------------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------| | 15:8 | LED pulsing duty cycle control | R/W | Programmable control for LED pulsing duty cycle when bit 30.12 is set to 1. Valid settings are between 0 and 198. A setting of 0 corresponds to a 0.5% duty cycle and 198 corresponds to a 99.5% duty cycle. Intermediate values change the duty cycle in 0.5% increments | 00 | | 7 | Port 1 enhanced serial LED output enable | R/W | Enable the enhanced serial LED output functionality for port 1 LED pins. 1: Enhanced serial LED outputs 0: Normal function | 0 | | 6 | Port 0 enhanced serial LED output enable | R/W | Enable the enhanced serial LED output functionality for port 0 LED pins. 1: Enhanced serial LED outputs 0: Normal function | 0 | | 5:3 | Serial LED frame rate selection | R/W | Select frame rate of serial LED stream 000: 2500 Hz frame rate 001: 1000 Hz frame rate 010: 500 Hz frame rate 011: 250 Hz frame rate 011: 250 Hz frame rate 100: 200 Hz frame rate 101: 125 Hz frame rate 101: 40 Hz frame rate 111: Output basic serial LED stream See Table 9, page 29. | | | 2:1 | Serial LED select | R/W | Select which LEDs from each PHY to enable on the serial stream 00: Enable all four LEDs of each PHY 01: Enable LEDs 2, 1 and 0 of each PHY 10: Enable LEDs 1 and 0 of each PHY 11: Enable LED 0 of each PHY | 00 | | 0 | LED port swapping | R/W | See LED Port Swapping, page 30. | | # 4.6.15 Global Interrupt Status The following table contains the interrupt status from the various sources to indicate which one caused that last interrupt on the pin. Table 90 • Global Interrupt Status, Address 29G (0x1D) | Bit | Name | Access | Default | Description | |------|--------------------------------------|--------|---------|---------------------------------------------------------------------------------------------------| | 15:2 | Reserved | RO | 0x07FF | Reserved | | 1 | PHY1 interrupt source <sup>(1)</sup> | RO | 1 | PHY1 interrupt source indication 0: PHY1 caused the interrupt 1: PHY1 did not cause the interrupt | Table 90 • Global Interrupt Status, Address 29G (0x1D) (continued) | Bit | Name | Access | Default | Description | |-----|--------------------------------------|--------|---------|---------------------------------------------------------------------------------------------------| | 0 | PHY0 interrupt source <sup>(1)</sup> | RO | 1 | PHY0 interrupt source indication 0: PHY0 caused the interrupt 1: PHY0 did not cause the interrupt | <sup>1.</sup> This bit is set to 1 when the corresponding PHY's Interrupt Status register 26 (0x1A) is read. #### 4.6.16 Extended Revision ID The following table lists the extended revision ID information. Table 91 • Extended Revision ID, Address 30G (0x1E) | Bit | Name | Access | Default | Description | |------|------------|--------|---------|-------------| | 15:1 | Reserved | RO | 0x0000 | Reserved | | 0 | Ext Rev ID | RO | 0x1 | Revision E | # 4.7 Clause 45 Registers to Support Energy Efficient Ethernet and 802.3bf This section describes the Clause 45 registers that are required to support energy efficient Ethernet. Access to these registers is through the IEEE standard registers 13 and 14 (MMD access control and MMD data or address registers) as described in section 4.2.11 and 4.2.12. The following table lists the addresses and register names in the Clause 45 register page space. When the link is down, 0 is the value returned for the x.180x addresses. Table 92 • Clause 45 Registers Page Space | Address | Name | |---------|---------------------------------------------------------------------------------| | 1.1801 | Tx maximum delay through PHY | | 1.1803 | Tx minimum delay through PHY | | 1.1805 | Rx maximum delay through PHY | | 1.1807 | Rx minimum delay through PHY | | 3.1 | PCS status 1 | | 3.20 | EEE capability | | 3.22 | EEE wake error counter | | 4.1801 | Tx maximum delay through xMII (RGMII, SGMII, QSGMII, including FIFO variations) | | 4.1803 | Tx minimum delay through xMII (RGMII, SGMII, QSGMII, including FIFO variations) | | 4.1805 | Rx maximum delay through xMII (RGMII, SGMII, QSGMII, including FIFO variations) | | 4.1807 | Rx minimum delay through xMII (RGMII, SGMII, QSGMII, including FIFO variations) | | 7.60 | EEE advertisement | | 7.61 | EEE link partner advertisement | #### 4.7.1 PCS Status 1 The bits in the PCS Status 1 register provide a status of the EEE operation from the PCS for the link that is currently active. Table 93 • PCS Status 1, Address 3.1 | Bit | Name | Access | Description | |-------|-------------------------|--------|--------------------------------------------------------------------------| | 15:12 | Reserved | RO | Reserved | | 11 | Tx LPI received | RO/LH | 1: Tx PCS has received LPI<br>0: LPI not received | | 10 | Rx LPI received | RO/LH | Rx PCS has received LPI CEPI not received | | 9 | Tx LPI indication | RO | Tx PCS is currently receiving LPI PCS is not currently receiving LPI | | 8 | Rx LPI indication | RO | Rx PCS is currently receiving LPI PCS is not currently receiving LPI | | 7:3 | Reserved | RO | Reserved | | 2 | PCS receive link status | RO | 1: PCS receive link up<br>0: PCS receive link down | | 1:0 | Reserved | RO | Reserved | ## 4.7.2 **EEE Capability** This register is used to indicate the capability of the PCS to support EEE functions for each PHY type. The following table shows the bit assignments for the EEE capability register. Table 94 • EEE Capability, Address 3.20 | Bit | Name | Access | Description | |------|-------------------|--------|---------------------------------------------------------------------------| | 15:3 | Reserved | RO | Reserved | | 2 | 1000BASE-T EEE | RO | 1: EEE is supported for 1000BASE-T 0: EEE is not supported for 1000BASE-T | | 1 | 100BASE-TX<br>EEE | RO | 1: EEE is supported for 100BASE-TX 0: EEE is not supported for 100BASE-TX | | 0 | Reserved | RO | Reserved | #### 4.7.3 EEE Wake Error Counter This register is used by PHY types that support EEE to count wake time faults where the PHY fails to complete its normal wake sequence within the time required for the specific PHY type. The definition of the fault event to be counted is defined for each PHY and can occur during a refresh or a wakeup as defined by the PHY. This 16-bit counter is reset to all zeros when the EEE wake error counter is read or when the PHY undergoes hardware or software reset. Table 95 • EEE Wake Error Counter, Address 3.22 | Bit | Name Access | | Description | | | |------|--------------------|----|-------------------------------------|--|--| | 15:0 | Wake error counter | RO | Count of wake time faults for a PHY | | | #### 4.7.4 EEE Advertisement This register defines the EEE advertisement that is sent in the unformatted next page following a EEE technology message code. The following table shows the bit assignments for the EEE advertisement register. Table 96 • EEE Advertisement, Address 7.60 | Bit | Name | Access | Description | Default | |------|-------------------|--------|--------------------------------------------------------------------------------------------------------------------|---------| | 15:3 | Reserved | RO | Reserved | | | 2 | 1000BASE-T EEE | R/W | Advertise that the 1000BASE-T has EEE capability Do not advertise that the 1000BASE-T has EEE capability | 0 | | 1 | 100BASE-TX<br>EEE | R/W | 1: Advertise that the 100BASE-TX has EEE capability 0: Do not advertise that the 100BASE-TX has EEE capability | 0 | | 0 | Reserved | RO | Reserved | | #### 4.7.5 EEE Link Partner Advertisement All the bits in the EEE LP Advertisement register are read only. A write to the EEE LP advertisement register has no effect. When the AN process has been completed, this register will reflect the contents of the link partner's EEE advertisement register. The following table shows the bit assignments for the EEE advertisement register. Table 97 • EEE Advertisement, Address 7.61 | Bit | Name | Access | Description | |------|-------------------|--------|---------------------------------------------------------------------------------------------------------------------------------| | 15:3 | Reserved | RO | Reserved | | 2 | 1000BASE-T EEE | RO | Link partner is advertising EEE capability for 1000BASE-T Link partner is not advertising EEE capability for 1000BASE-T | | 1 | 100BASE-TX<br>EEE | RO | Link partner is advertising EEE capability for 100BASE-TX Link partner is not advertising EEE capability for 100BASE-TX | | 0 | Reserved | RO | Reserved | The following table shows the bit assignments for the 802.3bf registers. When the link is down, 0 is the value returned. cl45reg1 1801 would be device address of 1 and register address of 1801. Table 98 • 802.3bf Registers | Register | Name | Function | |----------|-------------------------|---------------------------------------------------------------------------------| | 1.1801 | cl45reg1_1801_val[15:0] | Tx maximum delay through PHY (PMA/PMD/PCS) | | 1.1803 | cl45reg1_1803_val[15:0] | Tx minimum delay through PHY (PMA/PMD/PCS) | | 1.1805 | cl45reg1_1805_val[15:0] | Rx maximum delay through PHY (PMA/PMD/PCS) | | 1.1807 | cl45reg1_1807_val[15:0] | Rx minimum delay through PHY (PMA/PMD/PCS) | | 4.1801 | cl45reg4_1801_val[15:0] | Tx maximum delay through xMII (RGMII, SGMII, QSGMII, including FIFO variations) | Table 98 • 802.3bf Registers (continued) | Register | Name | Function | |----------|-------------------------|---------------------------------------------------------------------------------| | 4.1803 | cl45reg4_1803_val[15:0] | Tx minimum delay through xMII (RGMII, SGMII, QSGMII, including FIFO variations) | | 4.1805 | cl45reg4_1805_val[15:0] | Rx maximum delay through xMII (RGMII, SGMII, QSGMII, including FIFO variations) | | 4.1807 | cl45reg4_1807_val[15:0] | Rx minimum delay through xMII (RGMII, SGMII, QSGMII, including FIFO variations) | # 5 Electrical Specifications This section provides the DC characteristics, AC characteristics, recommended operating conditions, and stress ratings for the VSC8552-02 device. #### 5.1 DC Characteristics This section contains the DC specifications for the VSC8552-02 device. #### 5.1.1 VDD25 The following table shows the DC specifications for the pins referenced to VDD25. The specifications listed in the following table are valid only when $V_{DD1} = 1.0 \text{ V}$ , $V_{DD1A} = 1.0 \text{ V}$ , or $V_{DD25A} = 2.5 \text{ V}$ . Table 99 • VDD25 DC Characteristics | Parameter | Symbol | Minimum | Maximum | Unit | Condition | |------------------------------------|--------------------|---------|---------|------|----------------------------| | Output high voltage | V <sub>OH</sub> | 2.0 | | V | IOH = -1.0 mA | | Output low voltage | V <sub>OL</sub> | | 0.4 | V | IOL = 1.0 mA | | Input high voltage | V <sub>IH</sub> | 1.85 | 3.3 | V | | | Input low voltage | V <sub>IL</sub> | -0.3 | 0.7 | V | | | Input leakage current | I <sub>ILEAK</sub> | -32 | 32 | μΑ | Internal resistor included | | Output leakage current | I <sub>OLEAK</sub> | -32 | 32 | μΑ | Internal resistor included | | Output low current drive strength | I <sub>OL</sub> | | 6 | mA | | | Output high current drive strength | I <sub>OH</sub> | -6 | | mA | | #### 5.1.2 LED and GPIO The following table shows the DC specifications for the LED and GPIO pins. Table 100 • LED and GPIO Characteristics | Pin | Symbol | Minimum | Maximum | Unit | |------|-----------------|---------|---------|------| | LED | I <sub>OH</sub> | | 24 | mA | | LED | I <sub>OL</sub> | -24 | | mA | | GPIO | I <sub>OH</sub> | | 12 | mA | | GPIO | I <sub>OL</sub> | -12 | | mA | ## 5.1.3 Internal Pull-Up or Pull-Down Resistors Internal pull-up or pull-down resistors are specified in the following table. For more information about signals with internal pull-up or pull-down resistors, see Pins by Function, page 112. All internal pull-up resistors are connected to their respective I/O supply. Table 101 • Internal Pull-Up or Pull-Down Resistors | Parameter | Symbol | Minimum | Typical | Maximum | Unit | |---------------------------------|----------------------|---------|---------|---------|------| | Internal pull-up resistor, GPIO | R <sub>PU_GPIO</sub> | 33 | 53 | 90 | kΩ | Table 101 • Internal Pull-Up or Pull-Down Resistors (continued) | Parameter | Symbol | Minimum | Typical | Maximum | Unit | |---------------------------------------|-----------------|---------|---------|---------|------| | Internal pull-up resistor, all others | R <sub>PU</sub> | 96 | 120 | 144 | kΩ | | Internal pull-down resistor | R <sub>PD</sub> | 96 | 120 | 144 | kΩ | #### 5.1.4 Reference Clock The following table shows the DC specifications for a differential reference clock input signal Table 102 • Reference Clock DC Characteristics | Parameter | Symbol | Minimum | Typical | Maximum | Unit | |-----------------------------------------|------------------|------------------|---------|-------------------|------| | Input voltage range | $V_{IP}, V_{IN}$ | -25 | | 1260 | mV | | Input differential peak-to-peak voltage | V <sub>ID</sub> | 150 <sup>1</sup> | | 1200 | mV | | Input common-mode voltage | V <sub>ICM</sub> | 0 | | 1200 <sup>2</sup> | mV | | Differential input impedance | R <sub>I</sub> | | 100 | | Ω | <sup>1.</sup> To meet jitter specifications, the minimum $|V_{1D}|$ must be 400 mV. When using a single-ended clock input, the REFCLK\_P low voltage must be less than ## 5.1.5 SerDes Interface (SGMII) The SerDes output drivers are designed to operate in SGMII/LVDS mode. The SGMII/LVDS mode meets or exceeds the DC requirements of Serial-GMII Specification Revision 1.9 (ENG-46158), unless otherwise noted. The following table lists the DC specifications for the SGMII driver. The values are valid for all configurations, unless stated otherwise. Table 103 • SerDes Driver DC Specifications | Parameter | Symbol | Minimum | Maximum | Unit | Condition | |--------------------------------------------------------------------|-------------------|---------|---------|------|-----------------------------------------------------------| | Output high voltage, V <sub>OA</sub> or V <sub>OB</sub> | V <sub>OH</sub> | | 1050 | mV | R <sub>L</sub> = 100 Ω ±1% | | Output low voltage, V <sub>OA</sub> or V <sub>OB</sub> | V <sub>OL</sub> | 0 | | mV | R <sub>L</sub> = 100 Ω ±1% | | Output differential peak voltage | V <sub>OD</sub> | 350 | 450 | mV | $V_{DD_VS} = 1.0 \text{ V}$<br>$R_L = 100 \Omega \pm 1\%$ | | Output differential peak voltage, fiber media 1000BASE-X | V <sub>OD</sub> | 350 | 450 | mV | $V_{DD_VS} = 1.0 \text{ V}$<br>$R_L = 100 \Omega \pm 1\%$ | | Output offset voltage <sup>(1)</sup> | V <sub>OS</sub> | 420 | 580 | mV | $V_{DD_VS} = 1.0 \text{ V}$<br>$R_L = 100 \Omega \pm 1\%$ | | DC output impedance, single-ended, SGMII mode | R <sub>O</sub> | 40 | 140 | Ω | V <sub>C</sub> = 1.0 V<br>See Figure 41,<br>page 93 | | R <sub>O</sub> mismatch between A and B, SGMII mode <sup>(2)</sup> | ΔR <sub>O</sub> | | 10 | % | V <sub>C</sub> = 1.0 V<br>See Figure 41,<br>page 93 | | Change in $ V_{OD} $ between 0 and 1, SGMII mode | $\Delta V_{OD} $ | | 25 | mV | R <sub>L</sub> = 100 Ω ±1% | $V_{DDA} - 200$ mV, and the high voltage level must be greater than $V_{DDA} + 200$ mV <sup>2.</sup> The maximum common-mode voltage is provided without a differential signal. The common-mode voltage is only limited by the maximum and minimum input voltage range and by the differential amplitude of the input signal. Table 103 • SerDes Driver DC Specifications (continued) | Parameter | Symbol | Minimum | Maximum | Unit | Condition | |-------------------------------------------------------|------------------------------------------|---------|---------|------|----------------------------| | Change in V <sub>OS</sub> between 0 and 1, SGMII mode | $\Delta V_{OS}$ | | 25 | mV | R <sub>L</sub> = 100 Ω ±1% | | Output current, driver shorted to GND, SGMII mode | I <sub>OSA</sub> ,<br> I <sub>OSB</sub> | | 40 | mA | | | Output current, drivers shorted together, SGMII mode | I <sub>OSAB</sub> | | 12 | mA | | - 1. Requires AC-coupling for SGMII compliance. - Matching of reflection coefficients. For more information about test methods, see IEEE Std 1596.3-1996. Figure 39 • SGMII DC Transmit Test Circuit Figure 40 • SGMII DC Definitions $$\Delta |V_{OD}| = ||V_{OAH} - V_{OBL}| - |V_{OBH} - V_{OAL}||$$ $\Delta V_{OS} = |\frac{1}{2}(V_{OAH} + V_{OBL}) - \frac{1}{2}(V_{OAL} + V_{OBH})|$ Figure 41 • SGMII DC Driver Output Impedance Test Circuit The following table lists the DC specifications for the SGMII receivers. Table 104 • SerDes Receiver DC Specifications | Parameter | Symbol | Minimum | Maximum | Unit | Condition | |-------------------------------------------|--------|---------|---------|------|-----------| | Input voltage range, $V_{IA}$ or $V_{IB}$ | VI | -25 | 1250 | mV | | Table 104 • SerDes Receiver DC Specifications (continued) | Parameter | Symbol | Minimum | Maximum | Unit | Condition | |----------------------------------------------|-------------------|---------|----------------------------------|------|---------------------------------| | Input differential peak-to-peak voltage | V <sub>ID</sub> | 100 | 1000 | mV | | | Input common-mode voltage <sup>(1)</sup> | V <sub>ICM</sub> | 0 | V <sub>DD_A</sub> <sup>(2)</sup> | mV | Without any differential signal | | Receiver differential input impedance | R <sub>I</sub> | 80 | 120 | Ω | | | Input differential hysteresis,<br>SGMII mode | V <sub>HYST</sub> | 25 | | mV | | SGMII compliancy requires external AC-coupling. When interfacing with specific Microsemi devices, DC-coupling is possible. For more information, contact your local Microsemi sales representative. Figure 42 • SGMII DC Input Definitions ## 5.1.6 Enhanced SerDes Interface (QSGMII) All DC specifications for the enhanced SerDes interface are compliant with QSGMII Specification Revision 1.3 and meet or exceed the requirements in the standard. They are also compliant with OIF-CEI-02.0 requirements where applicable. The enhanced SerDes interface supports the following operating modes: SGMII, QSGMII, and SFP. The values in the following table apply to the modes specified in the condition column. The following table shows the DC specifications for the enhanced SerDes driver. Table 105 • Enhanced SerDes Driver DC Specifications | Parameter | Symbol | Minimum | Maximum | Unit | Condition | |--------------------------------------------------------------------|-------------------|---------|---------|------|-----------------------------------------------------------------------| | Output differential peak voltage,<br>SFP and QSGMII modes | V <sub>ODp</sub> | 250 | 400 | mV | $V_{DD\_VS} = 1.0 \text{ V}$ $R_L = 100 \Omega \pm 1\%$ maximum drive | | Output differential peak voltage, SGMII mode <sup>(1)</sup> | $ V_{ODp} $ | 150 | 400 | mV | $V_{DD_VS} = 1.0 \text{ V}$<br>$R_L = 100 \Omega \pm 1\%$ | | DC output impedance, single-ended, SGMII mode | R <sub>O</sub> | 40 | 140 | Ω | V <sub>C</sub> = 1.0 V<br>See Figure 41,<br>page 93 | | R <sub>O</sub> mismatch between A and B, SGMII mode <sup>(2)</sup> | ΔR <sub>O</sub> | | 10 | % | V <sub>C</sub> = 1.0 V<br>See Figure 41,<br>page 93 | | Change in $ V_{OD} $ between 0 and 1, SGMII mode | $\Delta V_{OD} $ | | 25 | mV | R <sub>L</sub> = 100 Ω ±1% | | Change in V <sub>OS</sub> between 0 and 1, SGMII mode | ΔV <sub>OS</sub> | | 25 | mV | R <sub>L</sub> = 100 Ω ±1% | <sup>2.</sup> The common-mode voltage is only limited by the maximum and minimum input voltage range and the input signal's differential amplitude. Table 105 • Enhanced SerDes Driver DC Specifications (continued) | Parameter | Symbol | Minimum | Maximum | Unit | Condition | |-------------------------------------------------------------------|------------------------------------------|---------|---------|------|-----------| | Output current, drivers shorted to ground, SGMII and QSGMII modes | I <sub>OSA</sub> ,<br> I <sub>OSB</sub> | | 40 | mA | | | Output current, drivers shorted together, SGMII and QSGMII modes | I <sub>OSAB</sub> | | 12 | mA | | The following table lists the DC specifications for the enhanced SerDes receiver. Table 106 • Enhanced SerDes Receiver DC Specifications | Parameter | Symbol | Minimum | Typical | Maximum | Unit | |------------------------------------------------------------------------|------------------|---------|---------|---------|------| | Input voltage range, V <sub>IA</sub> or V <sub>IB</sub> <sup>(1)</sup> | VI | -0.25 | | 1.2 | V | | Input differential peak-to-peak voltage | V <sub>ID</sub> | 100 | | 1600 | mV | | Input common-mode voltage | V <sub>ICM</sub> | 0 | | 1200 | mV | | Receiver differential input impedance | R <sub>I</sub> | 80 | 100 | 120 | Ω | <sup>1.</sup> QSGMII DC input sensitivity is less than 400 mV. #### 5.1.7 **Current Consumption** The following tables show the current consumption values for each mode. Add significant margin above the values for sizing power supplies. Table 107 • Current Consumption | Mode | Typical | | | | Maxim | um | | Unit | Condition | | |------------|----------------|---------------|------------------|-----------------|----------------|---------------|------------------|-----------------|-----------|--------------| | | 1 V<br>Digital | 1 V<br>Analog | 2.5 V<br>Digital | 2.5 V<br>Analog | 1 V<br>Digital | 1 V<br>Analog | 2.5 V<br>Digital | 2.5 V<br>Analog | | | | Reset | 52 | 55 | 9 | 1 | 460 | 110 | 13 | 5 | mA | | | Power down | 110 | 170 | 10 | 20 | 525 | 220 | 15 | 25 | mA | | | 1000BASE-T | 250 | 180 | 15 | 250 | 755 | 245 | 15 | 265 | mA | 2-port SGMII | | 100BASE-TX | 155 | 175 | 15 | 170 | 645 | 235 | 15 | 190 | mA | 2-port SGMII | | 10BASE-T | 130 | 170 | 15 | 145 | 615 | 230 | 15 | 150 | mA | 2-port SGMII | | 10BASE-Te | 130 | 170 | 15 | 135 | 615 | 230 | 15 | 140 | mA | 2-port SGMII | | 1000BASE-X | 145 | 205 | 15 | 35 | 685 | 265 | 15 | 40 | mA | 2-port SGMII | | 100BASE-FX | 135 | 200 | 15 | 35 | 645 | 260 | 15 | 40 | mA | 2-port SGMII | | 1000BASE-T | 235 | 100 | 55 | 250 | 740 | 160 | 65 | 265 | mA | 2-port RGMII | | 100BASE-TX | 140 | 95 | 20 | 170 | 630 | 150 | 20 | 190 | mA | 2-port RGMII | | 10BASE-T | 115 | 90 | 15 | 145 | 600 | 145 | 15 | 150 | mA | 2-port RGMII | | 10BASE-Te | 115 | 90 | 15 | 135 | 600 | 145 | 15 | 140 | mA | 2-port RGMII | | 1000BASE-X | 130 | 120 | 55 | 35 | 670 | 180 | 65 | 40 | mA | 2-port RGMII | | 100BASE-FX | 120 | 115 | 20 | 35 | 630 | 175 | 20 | 40 | mA | 2-port RGMII | Voltage is adjustable in 64 steps. Matching of reflection coefficients. For more information about test methods, see IEEE Std 1596.3-1996. Table 107 • Current Consumption (continued) | Mode | Typical | ] | | | Maximum | | | | Unit | Condition | | |------------|----------------|---------------|------------------|-----------------|----------------|---------------|------------------|-----------------|------|--------------------|--| | | 1 V<br>Digital | 1 V<br>Analog | 2.5 V<br>Digital | 2.5 V<br>Analog | 1 V<br>Digital | 1 V<br>Analog | 2.5 V<br>Digital | 2.5 V<br>Analog | | | | | 1000BASE-T | 250 | 145 | 10 | 250 | 755 | 210 | 15 | 265 | mA | 2-port half QSGMII | | | 100BASE-TX | 155 | 140 | 10 | 170 | 645 | 200 | 15 | 190 | mA | 2-port half QSGMII | | | 10BASE-T | 130 | 135 | 10 | 145 | 615 | 195 | 15 | 150 | mA | 2-port half QSGMII | | | 10BASE-Te | 130 | 135 | 10 | 135 | 615 | 195 | 15 | 140 | mA | 2-port half QSGMII | | | 1000BASE-X | 145 | 170 | 10 | 35 | 685 | 230 | 15 | 40 | mA | 2-port half QSGMII | | | 100BASE-FX | 135 | 165 | 10 | 35 | 645 | 225 | 15 | 40 | mA | 2-port half QSGMII | | #### 5.1.8 Thermal Diode The VSC8552-02 device includes an on-die diode and internal circuitry for monitoring die temperature (junction temperature). The operation and accuracy of the diode is not guaranteed and should only be used as a reference. Care should be taken to find compatible grounded cathode temperature monitoring device. A thermal sensor, located on the board or in a stand-alone measurement kit, can monitor and display the die temperature of the switch for thermal management or instrumentation purposes. Temperature measurement using a thermal diode is very sensitive to noise. The following table provides the diode parameter and interface specifications. Note that the ThermDC pin is connected to VSS internally in the device. Table 108 • Thermal Diode Parameters | Parameter | Symbol | Typical | Maximum | Unit | |-----------------------|--------|---------|---------|------| | Forward bias current | IFW | | 1 | mA | | Diode ideality factor | n | 1.008 | | | Note: Microsemi does not support or recommend operation of the thermal diode under reverse bias. The ideality factor, n, represents the deviation from ideal diode behavior as exemplified by the diode equation: $$I_{FW} = I_{S} \times \left( e^{V_{d} \times \frac{q}{nkT}} - 1 \right)$$ where, Is = saturation current, q = electronic charge, Vd = voltage across the diode, k = Boltzmann Constant, and T = absolute temperature (Kelvin). ## 5.2 AC Characteristics This section provides the AC specifications for the VSC8552-02 device. #### 5.2.1 Reference Clock The following table shows the AC specifications for a 125 MHz differential reference clock source. Performance is guaranteed for 125 MHz differential clocks only; however, 125 MHz single-ended clocks are also supported for QSGMII interfaces. 25 MHz clock implementations are available but are limited to SGMII interfaces. For more information, contact your Microsemi representative. Table 109 • Reference Clock AC Characteristics for QSGMII 125 MHz Differential Clock | Parameter | Symbol | Minimum | Typical | Maximum | Unit | Condition | |---------------------------------------------------------------------------------------------------|---------------------------------|-------------------------|---------|-------------------------|------|----------------------------------------------------------------------| | Reference clock<br>frequency,<br>REFCLK_SEL2 = 1 | f | | 125.00 | | MHz | ±100 ppm | | Duty cycle | DC | 40 | 50 | 60 | % | | | Rise time and fall time | t <sub>r</sub> , t <sub>f</sub> | | | 1.5 | ns | 20% to 80%<br>threshold | | RefClk input RMS jitter<br>requirement, bandwidth<br>between 12 kHz and<br>500 kHz <sup>(1)</sup> | | | | 20 | ps | To meet jitter<br>generation of 1G<br>output data per<br>IEEE 802.3z | | RefClk input RMS jitter<br>requirement, bandwidth<br>between 500 kHz and<br>15 MHz <sup>(1)</sup> | | | | 4 | ps | To meet jitter<br>generation of 1G<br>output data per<br>IEEE 802.3z | | RefClk input RMS jitter<br>requirement, bandwidth<br>between 15 MHz and<br>40 MHz <sup>(1)</sup> | | | | 20 | ps | To meet jitter<br>generation of 1G<br>output data per<br>IEEE 802.3z | | RefClk input RMS jitter<br>requirement, bandwidth<br>between 40 MHz and<br>80 MHz <sup>(1)</sup> | | | | 100 | ps | To meet jitter<br>generation of 1G<br>output data per<br>IEEE 802.3z | | Jitter gain from RefClk<br>to SerDes output,<br>bandwidth between<br>0 MHz and 0.1 MHz | | | | 0.3 | dB | | | Jitter gain from RefClk<br>to SerDes output,<br>bandwidth between<br>0.1 MHz and 7 MHz | | | 1 | 3 | dB | | | Jitter gain from RefClk<br>to SerDes output,<br>bandwidth above 7 MHz | | 1–20 × log<br>(f/7 MHz) | | 3–20 × log<br>(f/7 MHz) | dB | | <sup>1.</sup> Maximum RMS jitter allowed at the RefClk input for the given bandwidth. ### 5.2.2 Recovered Clock This section provides the AC characteristics for the recovered clock output signals. The following illustration shows the test circuit for the recovered clock output signals. Figure 43 • Test Circuit for Recovered Clock Output Signals The following table shows the AC specifications for the RCVRDCLK1 and RCVRDCLK2 outputs. Table 110 • Recovered Clock AC Characteristics | Parameter | Symbol | Minimum | Typical | Maximum | Unit | Condition | |-------------------------------------------------------------------------------|---------------------------------|---------|---------|---------|------|-------------| | Recovered clock frequency | f | | 125.00 | | MHz | | | Recovered clock frequency | f | | 31.25 | | MHz | | | Recovered clock frequency | f | | 25.00 | | MHz | | | Recovered clock cycle time | t <sub>RCYC</sub> | | 8.0 | | ns | | | Recovered clock cycle time | t <sub>RCYC</sub> | | 32.0 | | ns | | | Recovered clock cycle time | t <sub>RCYC</sub> | | 40.0 | | ns | | | Frequency stability | $f_{STABILITY}$ | | | 50 | ppm | | | Duty cycle, master mode | DC | 40 | 50 | 60 | % | | | Clock rise time and fall time | t <sub>R</sub> , t <sub>F</sub> | | 600 | | ps | 20% to 80% | | Peak-to-peak jitter,<br>copper media<br>interface (1000BASE-<br>T slave mode) | JPP <sub>CLK_Cu</sub> | | | 400 | ps | 10K samples | | Peak-to-peak jitter,<br>fiber media interface,<br>100BASE-FX | JPP <sub>CLK_FiFX</sub> | | | 1.2 | ns | 10K samples | | Peak-to-peak jitter,<br>fiber media interface,<br>1000BASE-X | JPP <sub>CLK_FiX</sub> | | | 250 | ps | 10K samples | ## 5.2.3 SerDes Outputs The values listed in the following table are valid for all configurations, unless otherwise noted. Table 111 • SerDes Outputs AC Specifications | Parameter | Symbol | Minimum | Maximum | Unit | Condition | |-----------------------------------------------------------------------|---------------------------------|----------------------------|---------|------|---------------------------------------| | V <sub>OD</sub> ringing compared to V <sub>S</sub> , RGMII/SGMII mode | V <sub>RING</sub> | | ±10 | % | RL = 100 Ω ±1% | | V <sub>OD</sub> rise time and fall time,<br>RGMII/SGMII mode | t <sub>R</sub> , t <sub>F</sub> | 100 | 200 | ps | 20% to 80% of $V_S$<br>RL = 100 Ω ±1% | | Differential peak-to-peak output voltage | V <sub>OD</sub> | | 30 | mV | Tx disabled | | Differential output return loss, 50 MHz to 625 MHz | R <sub>LO_DIFF</sub> | ≥10 | | dB | RL = 100 Ω ±1% | | Differential output return<br>loss, 625 MHz to<br>1250 MHz | R <sub>LO_DIFF</sub> | 10–10 × log<br>(f/625 MHz) | | dB | RL = 100 Ω ±1% | Table 111 • SerDes Outputs AC Specifications (continued) | Parameter | Symbol | Minimum | Maximum | Unit | Condition | |--------------------------------------------|-------------------|---------|---------|------|-----------| | Common-mode return loss, 50 MHz to 625 MHz | RL <sub>OCM</sub> | 6 | | dB | | | Interpair skew,<br>RGMII/SGMII mode | t <sub>SKEW</sub> | | 20 | ps | | ### 5.2.4 SerDes Driver Jitter The following table lists the jitter characteristics for the SerDes output driver. Table 112 • SerDes Driver Jitter Characteristics | Parameter | Symbol | Maximum | Unit | Condition | |----------------------|-----------------|---------|------|---------------------------------------| | Total jitter | TJ <sub>O</sub> | 192 | ps | Measured according to IEEE 802.3.38.5 | | Deterministic jitter | DJ <sub>O</sub> | 80 | ps | Measured according to IEEE 802.3.38.5 | ### 5.2.5 SerDes Inputs The following table lists the AC specifications for the SerDes inputs. Table 113 • SerDes Input AC Specifications | Parameter | Maximum | Unit | Condition | |--------------------------------------------------------|-------------------------|------|----------------| | Differential input return loss,<br>50 MHz to 625 MHz | ≥10 | dB | RL = 100 Ω ±1% | | Differential input return loss,<br>625 MHz to 1250 MHz | 10–10 × log (f/625 MHz) | dB | RL = 100 Ω ±1% | ### 5.2.6 SerDes Receiver Jitter Tolerance The following table lists jitter tolerances for the SerDes receiver. Table 114 • SerDes Receiver Jitter Tolerance | Parameter | Symbol | Minimum | Unit | Condition | |----------------------------------------------------------------|------------------|---------|------|-------------------------------------------| | Total jitter tolerance, greater than 637 kHz, SFP mode | TJT <sub>I</sub> | 600 | ps | Measured according to IEEE 802.3 38.6.8 | | Deterministic jitter tolerance, greater than 637 kHz, SFP mode | DJT <sub>I</sub> | 370 | ps | Measured according to IEEE 802.3 38.6.8 | | Cycle distortion jitter tolerance, 100BASE-FX mode | JT <sub>CD</sub> | 1.4 | ns | Measured according to ISO/IEC 9314-3:1990 | | Data-dependent jitter tolerance, 100BASE-FX mode | DDJ | 2.2 | ns | Measured according to ISO/IEC 9314-3:1990 | | Random peak-to-peak jitter tolerance, 100BASE-FX mode | RJT | 2.27 | ns | Measured according to ISO/IEC 9314-3:1990 | ### 5.2.7 Enhanced SerDes Interface All AC specifications for the enhanced SerDes interface are compliant with QSGMII Specification Revision 1.3 and meet or exceed the requirements in the standard. They are also compliant with the OIF-CEI-02.0 requirements where applicable. The enhanced SerDes interface supports the following modes of operation: SGMII, QSGMII, and SFP. The values in the tables in the following sections apply to the QSGMII modes listed in the condition column and are based on the test circuit shown in Figure 39, page 93. The transmit and receive eye specifications relate to the eye diagrams shown in the following illustration, with the compliance load as defined in the test circuit. Figure 44 • QSGMII Transient Parameters ### 5.2.7.1 Enhanced SerDes Outputs The following table provides the AC specifications for the enhanced SerDes outputs in SGMII mode. Table 115 • Enhanced SerDes Outputs AC Specifications, SGMII Mode | Parameter | Symbol | Minimum | Maximum | Unit | Condition | |---------------------------------------------------------|---------------------------------|----------------------------|---------|------|---------------------------------------------------| | Unit interval, 1.25G mode | UI | | | | 800 ps | | V <sub>OD</sub> ringing compared to V <sub>S</sub> | V <sub>RING</sub> | | ±10 | % | R <sub>L</sub> = 100 Ω ±1% | | V <sub>OD</sub> rise time and fall time | t <sub>R</sub> , t <sub>F</sub> | 100 | 200 | ps | 20% to 80% of $V_S$<br>$R_L = 100 \Omega \pm 1\%$ | | Differential peak-to-peak output voltage | V <sub>OD</sub> | | 30 | mV | Tx disabled | | Differential output return loss, 50 MHz to 625 MHz | RL <sub>O_DIFF</sub> | ≥10 | | dB | R <sub>L</sub> = 100 Ω ±1% | | Differential output return loss,<br>625 MHz to 1250 MHz | RL <sub>O_DIFF</sub> | 10–10 × log<br>(f/625 MHz) | | dB | R <sub>L</sub> = 100 Ω ±1% | | Common-mode return loss,<br>50 MHz to 625 MHz | RL <sub>OCM</sub> | 6 | | dB | | | Intrapair skew | t <sub>SKEW</sub> | | 20 | ps | | The following table provides the AC specifications for the enhanced SerDes outputs in QSGMII mode. Table 116 • Enhanced SerDes Outputs AC Specifications, QSGMII Mode | Parameter | Symbol | Minimum | Maximum | Unit | Condition | |------------------------------------------|---------------------------------|---------|---------|------|---------------------------------------------------| | Unit interval, 5G | UI | | | | 200 ps | | V <sub>OD</sub> rise time and fall time | t <sub>R</sub> , t <sub>F</sub> | 30 | 96 | ps | 20% to 80% of $V_S$<br>R <sub>L</sub> = 100 Ω ±1% | | Differential peak-to-peak output voltage | V <sub>OD</sub> | | 30 | mV | Tx disabled | Table 116 • Enhanced SerDes Outputs AC Specifications, QSGMII Mode | Parameter | Symbol | Minimum | Maximum | Unit | Condition | |-----------------------------------------------------|----------------------|--------------------------------|---------|------|----------------------------| | Differential output return loss, 100 MHz to 2.5 GHz | RL <sub>O_DIFF</sub> | 8 | | dB | R <sub>L</sub> = 100 Ω ±1% | | Differential output return loss, 2.5 GHz to 5 GHz | RL <sub>O_DIFF</sub> | 8 dB – 16.6 log<br>(f/2.5 GHz) | | dB | R <sub>L</sub> = 100 Ω ±1% | | Eye mask X1 | T_X1 | | 0.15 | UI | | | Eye mask X2 | T_X2 | | 0.4 | UI | | | Eye mask Y1 | T_Y1 | 200 | | mV | | | Eye mask Y2 | T_Y2 | | 450 | mV | | #### 5.2.7.2 Enhanced SerDes Driver Jitter Characteristics The following table lists the jitter characteristics for the enhanced SerDes driver in QSGMII mode. For information about jitter characteristics for the enhanced SerDes driver in SGMII mode, see Table 112, page 99. Table 117 • Enhanced SerDes Driver Jitter Characteristics, QSGMII Mode | Parameter | Symbol | Maximum | Unit | Condition | |-----------------------------|-----------------|---------|------|----------------------------------------| | Total output jitter | TJ <sub>O</sub> | 60 | ps | Measured according to IEEE 802.3.38.5. | | Deterministic output jitter | DJ <sub>O</sub> | 10 | ps | Measured according to IEEE 802.3.38.5. | ### 5.2.7.3 Enhanced SerDes Inputs The following table lists the AC specifications for the enhanced SerDes inputs in SGMII mode. Table 118 • Enhanced SerDes Input AC Specifications, SGMII Mode | Parameter | Symbol | Minimum | Unit | Condition | |------------------------------------------------------|-------------------|---------|------|----------------------------| | Unit interval, 1.25G | UI | | ps | 800 ps | | Differential input return loss,<br>50 MHz to 625 MHz | $RL_I\_DIFF$ | 10 | dB | $R_L = 100 \Omega \pm 1\%$ | | Common-mode input return loss, 50 MHz to 625 MHz | RL <sub>ICM</sub> | 6 | dB | | The following table lists the AC specifications for the enhanced SerDes inputs in QSGMII mode. Table 119 • Enhanced SerDes Inputs AC Specifications, QSGMII Mode | Parameter | Symbol | Minimum | Maximum | Unit | Condition | |-------------------------------------------------------|----------------------|--------------------------------|---------|------|----------------------------| | Unit interval, 5G | UI | | | | 200 ps | | Differential input return loss,<br>100 MHz to 2.5 GHz | RL <sub>I_DIFF</sub> | 8 | | dB | R <sub>L</sub> = 100 Ω ±1% | | Differential input return loss, 2.5 GHz to 5 GHz | RL <sub>I_DIFF</sub> | 8 dB – 16.6 log<br>(f/2.5 GHz) | | dB | R <sub>L</sub> = 100 Ω ±1% | | Common-mode input return loss, 100 MHz to 2.5 GHz | RL <sub>ICM</sub> | 6 | | dB | | | Eye mask X1 | R_X1 | | 0.3 | UI | | Table 119 • Enhanced SerDes Inputs AC Specifications, QSGMII Mode | Parameter | Symbol Minimum | Maximum | Unit Condition | |-------------|----------------|---------|----------------| | Eye mask Y1 | R_Y1 | 50 | mV | | Eye mask Y2 | R_Y2 | 450 | mV | #### 5.2.7.4 Enhanced SerDes Receiver Jitter Tolerance The following table lists the jitter tolerance for the enhanced SerDes receiver in QSGMII mode. For information about jitter tolerance for the enhanced SerDes receiver in SGMII mode, see Table 114, page 99. Table 120 • Enhanced SerDes Receiver Jitter Tolerance, QSGMII Mode | Parameter | Symbol | Maximum | Unit | Condition | |------------------------------------------------|-------------------|---------|------|----------------------------------------------------------------------| | Bounded high-probability jitter <sup>(1)</sup> | BHPJ | 90 | ps | 92 ps peak-to-peak random jitter and 38 ps sinusoidal jitter (SJHF). | | Sinusoidal jitter, maximum | SJ <sub>MAX</sub> | 1000 | ps | | | Sinusoidal jitter, high frequency | SJ <sub>HF</sub> | 10 | ps | | | Total jitter tolerance | TJT <sub>I</sub> | 120 | ps | 92 ps peak-to-peak random jitter and 38 ps sinusoidal jitter (SJHF). | This is the sum of uncorrelated bounded high probability jitter (0.15 UI), and correlated bounded high probability jitter (0.30 UI). Uncorrelated bounded high probability jitter is distribution where the value of the jitter shows no correlation to any signal level being transmitted, formally defined as deterministic jitter (DJ). Correlated bounded high probability jitter is jitter distribution where the value of the jitter shows a strong correlation to the signal level being transmitted. #### 5.2.8 Basic Serial LEDs This section contains the AC specifications for the basic serial LEDs. Table 121 • Basic Serial LEDs AC Characteristics | Parameter | Symbol | Typical | Unit | |----------------------------------|-------------------------|-----------|------| | LED_CLK cycle time | t <sub>CYC</sub> | 1024 | ns | | Pause between LED port sequences | t <sub>PAUSE_port</sub> | 3072 | ns | | Pause between LED bit sequences | t <sub>PAUSE_bit</sub> | 25.541632 | ms | | LED_CLK to LED_DATA | t <sub>CO</sub> | 1 | ns | Figure 45 • Basic Serial LED Timing ### 5.2.9 Enhanced Serial LEDs This section contains the AC specifications for the enhanced serial LEDs. The duty cycle of the LED PULSE signal is programmable and can be varied between 0.5% and 99.5%. Table 122 • Enhanced Serial LEDs AC Characteristics | Parameter | Symbol | Minimum | Typical | Maximum | Unit | |--------------------------------------|--------------------|---------|---------|---------|------| | LED_CLK cycle time | t <sub>CYC</sub> | | 256 | | ns | | Pause between LED_DATA bit sequences | t <sub>PAUSE</sub> | 0.396 | | 24.996 | ms | | LED_CLK to LED_DATA | t <sub>CO</sub> | | 127 | | ns | | LED_CLK to LED_LD | t <sub>CL</sub> | | 256 | | ns | | LED_LD pulse width | t <sub>LW</sub> | | 128 | | ns | | LED_PULSE cycle time | t <sub>PULSE</sub> | 199 | | 201 | μs | Figure 46 • Enhanced Serial LED Timing ### 5.2.10 JTAG Interface This section provides the AC specifications for the JTAG interface. The specifications meet or exceed the requirements of IEEE 1149.1-2001. The JTAG receive signal requirements are requested at the pin of the device. The JTAG\_TRST signal is asynchronous to the clock, and does not have a setup or hold time requirement. Table 123 • JTAG Interface AC Specifications | Parameter | Symbol | Minimum | Maximum | Unit | Condition | |---------------------------------|---------------------|---------|---------|------|--------------------------| | TCK frequency | f | | 10 | MHz | | | TCK cycle time | t <sub>C</sub> | 100 | | ns | | | TCK high time | t <sub>W(CH)</sub> | 40 | | ns | | | TCK low time | t <sub>W(CL)</sub> | 40 | | ns | | | Setup time to TCK rising | t <sub>SU</sub> | 10 | | ns | | | Hold time from TCK rising | t <sub>H</sub> | 10 | | ns | | | TDO valid after TCK falling | t <sub>V(C)</sub> | | 28 | ns | C <sub>L</sub> = 10 pF | | TDO hold time from TCK falling | t <sub>H(TDO)</sub> | 0 | | ns | C <sub>L</sub> = 0 pF | | TDO disable time <sup>(1)</sup> | t <sub>DIS</sub> | | 30 | ns | See Figure 48, page 104. | Table 123 • JTAG Interface AC Specifications (continued) | Parameter | Symbol | Minimum | Maximum | Unit | Condition | |---------------|--------------------|---------|---------|------|-----------| | TRST time low | t <sub>W(TL)</sub> | 30 | | ns | | <sup>1.</sup> The pin begins to float when a 300 mV change from the actual $V_{OH}/V_{OL}$ level occurs. Figure 47 • JTAG Interface Timing Diagram Figure 48 • Test Circuit for TDO Disable Time ## 5.2.11 RGMII, Uncompensated The following illustration shows the test circuit for the RGMII output signals. Figure 49 • Test Circuit for RGMII Output Signals The following table lists the characteristics when using the device in RGMII uncompensated mode. For more information about the RGMII uncompensated timing, see Figure 50, page 106. Table 124 • AC Characteristics for RGMII Uncompensated | Parameter | Symbol | Minimum | Typical | Maximum | Unit | Condition | |---------------------------------------------------------------|-----------------------------------|---------|------------------|---------|------|--------------------------------------------------------------------| | Clock<br>frequency | | | 125<br>25<br>2.5 | | MHz | 1000BASE-T operation<br>100BASE-TX operation<br>10BASE-T operation | | 1000BASE-T<br>duty cycle | t <sub>DUTY1000</sub> | 40 | 50 | 60 | % | | | 10/100BASE-T<br>duty cycle | t <sub>DUTY10/100</sub> | 35 | 38 | 65 | % | 10BASE-T | | 10/100BASE-T<br>duty cycle | t <sub>DUTY10/100</sub> | 40 | 50 | 60 | % | 100BASE-TX | | Data to clock<br>output skew <sup>1</sup><br>(at transmitter) | t <sub>SKEW</sub> T | -500 | 0 | 500 | ps | | | Data to clock<br>output skew <sup>1</sup><br>(at receiver) | t <sub>SKEW</sub> R | 1.0 | 1.8 | 2.6 | ns | | | TX_CLK<br>switching<br>threshold | V <sub>THRESH</sub> | | 1.25 | | V | V <sub>DD25</sub> = 2.5 | | Clock/data<br>output rise and<br>fall times | t <sub>R</sub> and t <sub>F</sub> | | | 750 | ps | 20% to 80%, 1000BASE-T | | Clock/data<br>output rise and<br>fall times | t <sub>R</sub> and t <sub>F</sub> | | | 1000 | ps | 20% to 80%, 10BASE-T/<br>100BASE-TX | When operating in uncompensated mode, the PC board design requires a clock to be routed so that an additional trace delay of greater than 1.5 ns is added to the associated clock signal. Figure 50 • RGMII Uncompensated Timing n=0 or 1, corresponding to PHY n. ### 5.2.12 RGMII, Compensated The following table lists the characteristics when using the device in RGMII compensated mode. Table 125 • PHY Input (RGMIIn\_TXCLK Delay When Register 18E2.[6:4]=011'b) | Parameter | Symbol | Minimum | Typical | Maximum | Unit | |--------------------------------------------|----------------------|---------|---------|---------|------| | Data to clock setup (TX_CLK delay = 011'b) | t <sub>SETUP_R</sub> | -1.0 | | | ns | | Clock to data hold (TX_CLK delay = 011'b) | t <sub>HOLD_R</sub> | 2.8 | | | ns | Figure 51 • Compensated Input RGMII Timing n=0 or 1, corresponding to PHY n. Table 126 • PHY Output (RGMIIn\_RXCLK Delay When Register 18E2.[3:1]=100'b) | Parameter | Symbol | Minimum | Typical | Maximum | Unit | |--------------------------------------------|----------------------|---------|---------|---------|------| | Data to clock setup (RX_CLK delay = 100'b) | t <sub>SETUP_T</sub> | 1.3 | 2.0 | | ns | | Clock to data hold (RX_CLK delay = 100'b) | t <sub>HOLD_T</sub> | 1.4 | 2.0 | | ns | Figure 52 • Compensated Output RGMII Timing n=0 or 1, corresponding to PHY n. ## **5.2.13** Serial Management Interface This section contains the AC specifications for the serial management interface (SMI). Table 127 • Serial Management Interface AC Characteristics | Parameter | Symbol | Minimum | Typical | Maximum | Unit | Condition | |---------------------------------|------------------|---------|---------|----------------------------------------------|------|--------------------------------------------------------------| | MDC<br>frequency <sup>(1)</sup> | f <sub>CLK</sub> | | 2.5 | 12.5 | MHz | | | MDC cycle time | t <sub>CYC</sub> | 80 | 400 | | ns | | | MDC time high | t <sub>WH</sub> | 20 | 50 | | ns | | | MDC time low | $t_{WL}$ | 20 | 50 | | ns | | | Setup to MDC rising | t <sub>SU</sub> | 10 | | | ns | | | Hold from MDC rising | t <sub>H</sub> | 10 | | | ns | | | MDC rise time | t <sub>R</sub> | | | 100<br>t <sub>CYC</sub> × 10% <sup>(1)</sup> | ns | MDC = 0: 1 MHz<br>MDC = 1:<br>MHz – f <sub>CLK</sub> maximum | Table 127 • Serial Management Interface AC Characteristics (continued) | Parameter | Symbol | Minimum | Typical | Maximum | Unit | Condition | |-------------------|-----------------|---------|---------|----------------------------------------------|------|------------------------------------------------------------------------------------------| | MDC fall time | t <sub>F</sub> | | | 100<br>t <sub>CYC</sub> × 10% <sup>(1)</sup> | | | | MDC to MDIO valid | t <sub>CO</sub> | | 10 | 300 | ns | Time-dependant on<br>the value of the<br>external pull-up<br>resistor on the MDIO<br>pin | For $f_{CLK}$ above 1 MHz, the minimum rise time and fall time is in relation to the frequency of the MDC clock period. For example, if $f_{CLK}$ is 2 MHz, the minimum clock rise time and fall time is 50 ns. Figure 53 • Serial Management Interface Timing ### 5.2.14 Reset Timing This section contains the AC specifications that apply to device reset functionality. The signal applied to the NRESET input must comply with the specifications listed in the following table. Table 128 • Reset Timing Specifications | Parameter | Symbol | Minimum | Maximum | Unit | |--------------------------------------------------------------------|--------------------|---------|---------|------| | NRESET assertion time after power supplies and clock stabilize | t <sub>W</sub> | 2 | | ms | | Recovery time from reset inactive to device fully active | t <sub>REC</sub> | | 105 | ms | | NRESET pulse width | t <sub>W(RL)</sub> | 100 | | ns | | Wait time between NRESET de-assert and access of the SMI interface | t <sub>WAIT</sub> | 105 | | ms | ## 5.3 Operating Conditions The following table shows the recommended operating conditions for the VSC8552-02 device. Table 129 • Recommended Operating Conditions | Parameter | Symbol | Minimum | Typical | Maximum | Unit | |-------------------------------------------------|-------------------|---------|---------|---------|------| | Power supply voltage for V <sub>DD1</sub> | V <sub>DD1</sub> | 0.95 | 1.00 | 1.05 | V | | Power supply voltage for V <sub>DD1A</sub> | $V_{\rm DD1A}$ | 0.95 | 1.00 | 1.05 | V | | Power supply voltage for V <sub>DD25</sub> | V <sub>DD25</sub> | 2.38 | 2.50 | 2.62 | V | | Power supply voltage for V <sub>DD25A</sub> | $V_{DD25A}$ | 2.38 | 2.50 | 2.62 | V | | VSC8552-02 operating temperature <sup>(1)</sup> | Т | 0 | | 125 | °C | | VSC8552-05 operating temperature <sup>(1)</sup> | T | -40 | | 125 | °C | <sup>1.</sup> Minimum specification is ambient temperature, and the maximum is junction temperature. For carrier class applications, the maximum operating temperature is 110 °C junction. ## 5.4 Stress Ratings This section contains the stress ratings for the VSC8552-02 device. **Warning** Stresses listed in the following table may be applied to devices one at a time without causing permanent damage. Functionality at or exceeding the values listed is not implied. Exposure to these values for extended periods may affect device reliability. Table 130 • Stress Ratings | Parameter | Symbol | Minimum | Maximum | Unit | |-------------------------------------------------------|----------------------|-------------------------|---------|------| | Power supply voltage for core supply | V <sub>VDD1</sub> | -0.3 | 1.10 | V | | Power supply voltage for analog circuits | V <sub>VDD1A</sub> | -0.3 | 1.10 | V | | Power supply voltage for analog circuits | V <sub>VDD25A</sub> | -0.3 | 2.75 | V | | Power supply voltage for digital I/O | $V_{VDD25}$ | -0.3 | 2.75 | V | | Input voltage for GPIO and logic input pins | | | 3.3 | V | | Storage temperature | T <sub>S</sub> | <b>–</b> 55 | 125 | °C | | Electrostatic discharge voltage, charged device model | V <sub>ESD_CDM</sub> | -250 | 250 | V | | Electrostatic discharge voltage, human body model | V <sub>ESD_HBM</sub> | See note <sup>(1)</sup> | | V | This device has completed all required testing as specified in the JEDEC standard JESD22-A114, Electrostatic Discharge (ESD) Sensitivity Testing Human Body Model (HBM), and complies with a Class 2 rating. The definition of Class 2 is any part that passes an ESD pulse of 2000 V, but fails an ESD pulse of 4000 V. **Warning** This device can be damaged by electrostatic discharge (ESD) voltage. Microsemi recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures may adversely affect reliability of the device. # 6 Pin Descriptions The VSC8552-02 device has 256 pins, which are described in this section. The pin information is also provided as an attached Microsoft Excel file so that you can copy it electronically. In Acrobat, double-click the attachment icon. ### 6.1 Pin Identifications This section contains the pin descriptions for the VSC8552-02 device. The following table provides notations for definitions of the various pin types. Table 131 • Pin Type Symbol Definitions | Symbol | Pin Type | Description | |--------|---------------------|------------------------------------------------------| | 3V | | 3.3 V-tolerant pin. | | ABIAS | Analog bias | Analog bias pin. | | ADIFF | Analog differential | Analog differential signal pair. | | I | Input | Input without on-chip pull-up or pull-down resistor. | | I/O | Bidirectional | Bidirectional input or output signal. | | NC | No connect | No connect pins must be left floating. | | 0 | Output | Output signal. | | OD | Open drain | Open drain output. | | os | Open source | Open source output. | | PD | Pull-down | On-chip pull-down resistor to VSS. | | PU | Pull-up | On-chip pull-up resistor to VDD_IO. | | ST | Schmitt-trigger | Input has Schmitt-trigger circuitry. | # 6.2 Pin Diagram The following illustrations show the pin diagram for the VSC8552-02 device. For clarity, the device is shown in two halves, the top left and top right. Figure 54 • Pin Diagram, Top Left | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | |---|--------------|--------------|--------------|--------------|-------------|-------------|-------------|-------------| | A | NC_1 | RESERVED_54 | RESERVED_56 | RESERVED_58 | RESERVED_60 | RESERVED_62 | RESERVED_64 | RESERVED_66 | | В | VSS_1 | RESERVED_55 | RESERVED_57 | RESERVED_59 | RESERVED_61 | RESERVED_63 | RESERVED_65 | RESERVED_67 | | С | REFCLK_N | VDD25A_1 | THERMDA | VDD25A_2 | VSS_3 | VDD25A_3 | VDD1A_1 | VDD1A_2 | | D | REFCLK_P | THERMDC_VSS | REF_FILT_A | REF_REXT_A | VSS_6 | VSS_7 | VSS_8 | VSS_9 | | Ε | REFCLK_SEL2 | TMS | TRST | VDD25A_6 | VDD1_1 | VSS_14 | VSS_15 | VSS_16 | | F | TDO | TDI | TCK | VSS_20 | VDD1_3 | VSS_21 | VSS_22 | VSS_23 | | G | LEDO_0 | LED1_0 | LED2_0 | LED3_0 | VDD1_5 | VSS_27 | VSS_28 | VSS_29 | | Н | LED0_1 | LED1_1 | LED2_1 | LED3_1 | VDD1_7 | VSS_33 | VSS_34 | VSS_35 | | J | RGMII1_RXD0 | RGMII1_RXD1 | RGMII1_RXD2 | RGMII1_RXD3 | VDD1_9 | VSS_39 | VSS_40 | VSS_41 | | K | RGMII1_TXCLK | RGMII1_TXCTL | RGMII1_RXCTL | RGMII1_RXCLK | VDD1_11 | VSS_45 | VSS_46 | VSS_47 | | L | RGMII1_TXD0 | RESERVED_73 | COMA_MODE | RESERVED_3 | VDD1_13 | VSS_51 | VSS_52 | VSS_53 | | М | RGMII1_TXD1 | MDINT | NRESET | VDD25_2 | VDD1_15 | VSS_57 | VSS_58 | VSS_59 | | N | RGMII1_TXD2 | MDIO | RESERVED_71 | RESERVED_72 | VDD1_17 | VSS_63 | VSS_64 | VSS_65 | | Р | RGMII1_TXD3 | MDC | VDD25_4 | RESERVED_4 | VDD25A_8 | VDD1A_5 | VDD1A_6 | VDD1A_7 | | R | VSS_69 | RESERVED_22 | RESERVED_24 | RESERVED_26 | RESERVED_28 | RESERVED_30 | RESERVED_32 | RESERVED_34 | | Т | NC_3 | RESERVED_23 | RESERVED_25 | RESERVED_27 | RESERVED_29 | RESERVED_31 | RESERVED_33 | RESERVED_35 | Figure 55 • Pin Diagram, Top Right | | ļ. | 14 | 14 | | | | | 1 | 15 | | | 1 | 16 | | _ | | |-----|--------|------------|-------------------|--------|-------|-----|------|-------|-------|------|----|-------|--------|----|---|---| | _O | A_0 | XVPA_ | VPA_ | A_0 | _O | | T | XVI | PB_ | _0 | | NO | C_2 | | 4 | Α | | _C | A_0 | XVNA_ | VNA_ | A_C | _0 | ) | T) | IVX | NB_ | _0 | | VS | S_2 | | | В | | _ | 5A_! | DD25A | D25A <sub>-</sub> | 5A_ | _5 | 5 | T) | 1VX | NC_ | _0 | ٦ | TXV | PC_ | 0 | ] | С | | D: | _TXD3 | GMIIO_T> | 1110_TXI | TXD | D3 | 3 | T) | 1VX | ND_ | _0 | ٦ | ΓXV | PD_ | 0 | | D | | D2 | _TXD2 | GMIIO_T> | 1110_TXI | TXD2 | D2 | 2 | CLK. | K_SQl | UELCH | H_IN | R | ESER | RVED_7 | 70 | | Ε | | ) / | DD4 | HYADI | YADD | DD4 | )4 | | RG | GMII | 0_TX | KD0 | R | CVR | DCL | K1 | | F | | )3 | DD3 | HYADI | YADD | DD3 | )3 | 3 | RGI | GMIIO | 0_TX0 | CLK | R | CVR | DCL | K2 | ŀ | G | | 3 | )13 | GPIO1 | PIO13 | 13 | 3 | | RGI | GMIIO | 0_TX0 | CTL | RO | GMIIO | O_RXC | LK | | Н | | 2 | )12 | GPIO1 | PIO12 | 12 | 2 | | RE: | ESER | RVED_ | _18 | R | ESER | RVED_ | 19 | | J | | <-F | LINK-F | O9/FASTLIN | FASTLINK | LINK-F | K-FAI | AIL | . ( | GPI | 1010 | 0 | | GPI | 1011 | | | K | | CL. | C_SCL | 105/12C_S | 5/12C_SC | _SCL | CL_1 | _1 | RG | GMII | 0_RX | XD0 | R | RGMII | IO_RXI | D1 | | L | | EΊ | IGDET | IO1/SIGE | 1/SIGDI | GDET | ET1 | 1 | RG | GMH | 0_RX | XD2 | R | RGMII | IO_RXI | D3 | ] | M | | EΊ | GDET | IOO/SIGE | 0/SIGDI | GDET | ET0 | 0 | | TD | P_0 | ) | | TD | N_O | | | N | | t_ | Rext_ | rDes_Rex | es_Rex | Rext_ | :t_0 | 0 | ŀ | RD | P_0 | ) | | RD | N_0 | | | Р | | _( | )P_( | IBROP. | ROP_ | P_0 | _0 | ) | FI | IBR | RIP_ | _0 | | VSS | S_70 | ) | | R | | _( | N_C | BRON | RON_ | N_( | _0 | ) | FI | IBR | RIN_ | _0 | | NO | C_4 | | | Т | # 6.3 Pins by Function This section contains the functional pin descriptions for the VSC8552-02 device. ### 6.3.1 GPIO and SIGDET The following table lists the GPIO and SIGDET pins. Table 132 • GPIO and SIGDET Pins | Name | Pin | Туре | Description | |---------------------|-----|--------------|------------------------------------------------| | GPIO0/SIGDET0 | N14 | I/O, PU, 3 V | General purpose input/output (GPIO). The | | GPIO1/SIGDET1 | M14 | | multipurpose SIGDET pins, two-wire serial | | GPIO4/I2C_SCL_0 | L13 | | controller pins, and fast link fail pin can be | | GPIO5/I2C_SCL_1 | L14 | | configured to serve as GPIOs. | | GPIO8/I2C_SDA | K13 | | | | GPIO9/FASTLINK-FAIL | K14 | | | | GPIO10 | K15 | | | | GPIO11 | K16 | | | | GPIO12 | J14 | | | | GPIO13 | H14 | | | ### 6.3.2 JTAG The following table lists the JTAG test pins. Table 133 • JTAG Pins | Name | Pin | Туре | Description | |------|-----|----------------|---------------------------------------------------------------------------------------------------------------------------------| | TCK | F3 | I, PU, ST, 3 V | JTAG test clock input. | | TDI | F2 | I, PU, ST, 3 V | JTAG test serial data input. | | TDO | F1 | 0 | JTAG test serial data output. | | TMS | E2 | I, PU, ST, 3 V | JTAG test mode select. | | TRST | E3 | I, PU, ST, 3 V | JTAG reset. Important When JTAG is not in use, this pin must be tied to ground with a pull-down resistor for normal operation. | ### 6.3.3 Miscellaneous The following table lists the miscellaneous pins. Table 134 • Miscellaneous Pins | Name | Pin | Type | Description | |------------------------------------------------------|----------------------------------------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CLK_SQUELCH_IN | E15 | I, PU,<br>3 V | Input control to squelch recovered clock. | | COMA_MODE | L3 | I, PU,<br>3 V | When this pin is asserted high, all PHYs are held in a powered down state. When de-asserted low, all PHYs are powered up and resume normal operation. This signal is also used to synchronize the operation of multiple chips on the same PCB to provide visual synchronization for LEDs driven by separate chips. <sup>(1)</sup> | | LED0_[0:1]<br>LED1_[0:1]<br>LED2_[0:1]<br>LED3_[0:1] | G1, H1<br>G2, H2<br>G3, H3,<br>G4, H4, | 0 | LED direct-drive outputs. All LEDs pins are active-low. A serial LED stream can also be implemented. See LED Mode Select, page 60. Note: LEDbit_port, where port = PHY port number and bit = the particular LED for the port. | Table 134 • Miscellaneous Pins (continued) | Name | Pin | Туре | Description | |-------------------------------|-------------------------------------------------------------------------|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NC_1<br>NC_2<br>NC_3<br>NC_4 | A1<br>A16<br>T1<br>T16 | NC | No connect. | | PHYADD2<br>PHYADD3<br>PHYADD4 | G13<br>G14<br>F14 | I, PD,<br>3 V | Device SMI address bits 4:2. | | RCVRDCLK1<br>RCVRDCLK2 | F16<br>G16 | 0 | Clock output can be enabled or disabled and also output a clock frequency of 125 MHz or 25 MHz based on the selected active recovered media programmed for this pin. This pin is not active when NRESET is asserted. When disabled, the pin is held low. | | REF_FILT_A | D3 | ABIAS | Reference filter connects to an external 1 µF capacitor to analog ground. | | REF_REXT_A | D4 | ABIAS | Reference external connects to an external 2 k $\Omega$ (1%) resistor to analog ground. | | REFCLK_N<br>REFCLK_P | C1<br>D1 | I,<br>ADIFF | 125 MHz or 25 MHz reference clock input pair. Must be capacitively coupled and LVDS compatible. | | REFCLK_SEL2 | E1 | I, PU,<br>3 V | Selects the reference clock speed: 0: 25 MHz (VSS) 1: 125 MHz (2.5 V) Use 125 MHz for typical applications. | | RESERVED_[1:4] | C10, D13, L4,<br>P4 | NC | Leave these pins unconnected (floating). | | RESERVED_[18:19] | J15, J16 | NC | Leave these pins unconnected (floating). | | RESERVED_[22:37] | R2, T2, R3, T3,<br>R4, T4, R5, T5,<br>R6, T6, R7, T7,<br>R8, T8, R9, T9 | NC | Leave these pins unconnected (floating). | | RESERVED_[54:69] | A2, B2, A3, B3,<br>A4, B4, A5, B5,<br>A6, B6, A7, B7,<br>A8, B8, A9, B9 | NC | Leave these pins unconnected (floating). | | RESERVED_[70:73] | E16, N3, N4, L2 | NC | Leave these pins unconnected (floating). | | THERMDA | C3 | Α | Thermal diode anode. | | THERMDC_VSS | D2 | A | Thermal diode cathode connected to device ground. Temperature sensor must be chosen accordingly. | <sup>1.</sup> For more information, see Initialization, page 43. For a typical bring-up example, see Configuration, page 42. ## 6.3.4 Power Supply The following table lists the power supply pins and associated functional pins. All power supply pins must be connected to their respective voltage input, even if certain functions are not used for a specific application. No power supply sequencing is required. However, clock and power must be stable before releasing Reset. Table 135 • Power Supply Pins | Name | Pin | Type | Description | |-------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | VDD1_[1:18] | E5, E12, F5, F12, G5, G12,<br>H5, H12, J5, J12, K5, K12,<br>L5, L12, M5, M12, N5, N12 | 1.0 V | 1.0 V internal digital logic. | | VDD1A_[1:10] | C7, C8, C9, C13, P6, P7, P8, P9, P10, P11 | 1.0 V | 1.0 V analog power requiring additional PCB power supply filtering. Associated with the QSGMII/SGMII MAC receiver output pins. | | VDD25_[1:4] | H13, M4, M13, P3 | 2.5 V | 2.5 V general digital power supply. Associated with the LED, GPIO, JTAG, twisted pair interface, reference filter, reference external supply connect, and recovered clock pins. | | VDD25A_[1:10] | C2, C4, C6, C11, C14, E4,<br>E13, P5, P12, P13 | 2.5 V | 2.5 V general analog power supply. | | VSS_[1:4]<br>VSS_[6:70] | B1, B16, C5, C12 D5, D6, D7, D8, D9, D10, D11, D12, E6, E7, E8, E9, E10, E11, F4, F6, F7, F8, F9, F10, F11, G6, G7, G8, G9, G10, G11, H6, H7, H8, H9, H10, H11, J6, J7, J8, J9, J10, J11, K6, K7, K8, K9, K10, K11, L6, L7, L8, L9, L10, L11, M6, M7, M8, M9, M10, M11, N6, N7, N8, N9, N10, N11, R1, R16 | 0 V | General device ground. | ### 6.3.4.1 RGMII Interface The following table lists the RGMII interface pins. Note: Unused RGMII port pins cannot be used as GPIOs. Table 136 • RGMII Interface Pins | Name | Pin | Туре | Description | |--------------|-----|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RGMII0_RXCLK | H16 | 0 | Receive clock. Receive data is sourced from the PHY synchronously on the rising edge of RXCLK and is the recovered clock from the media. | | RGMII0_RXCTL | J13 | 0 | Multiplexed receive data valid, receive error. This output is sampled by the MAC on opposite edges of RXCLK to indicate two receive conditions from the PHY: | | | | | On the rising edge of RXCLK, this output serves as RXDV and signals valid data is available on the RXD input data bus. | | | | | 2. On the falling edge of RXCLK, this output signals a receive error from the PHY, based on a logical derivative of RXDV and RXER, as stated by the RGMII specification. | Table 136 • RGMII Interface Pins (continued) | Name | Pin | Type | Description | |----------------------------------------------------------|--------------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RGMII0_RXD0<br>RGMII0_RXD1<br>RGMII0_RXD2<br>RGMII0_RXD3 | L15<br>L16<br>M15<br>M16 | 0 | Multiplexed receive data. Bits 3:0 are synchronously output on the rising edge of RXCLK and bits 7:4 on the falling edge of RXCLK. | | RGMII0_TXCLK | G15 | I | Transmit clock. This clock is 2.5 MHz for 10 Mbps mode, 25 MHz for 100 Mbps mode, and 125 MHz for 1000 Mbps mode. If left unconnected, these pins require a pull-down resistor to ground. | | RGMII0_TXCTL | H15 | I | Multiplexed transmit enable, transmit error. This input is sampled by the PHY on opposite edges of TXCLK to indicate two transmit conditions of the MAC: | | | | | 1. On the rising edge of TXCLK, this input serves as TXEN, indicating valid data is available on the TXD input data bus. | | | | | <ol><li>On the falling edge of TXCLK, this input signals a<br/>transmit error from the MAC, based on a logical derivative<br/>of TXEN and TXER, as stated by the RGMII specification.</li></ol> | | RGMII0_TXD0<br>RGMII0_TXD1<br>RGMII0_TXD2<br>RGMII0_TXD3 | F15<br>F13<br>E14<br>D14 | 1 | Multiplexed transmit data. Bits 3:0 are synchronously output on the rising edge of TXCLK and bits 7:4 on the falling edge of TXCLK. | | RGMII1_RXCLK | K4 | 0 | Receive clock. Receive data is sourced from the PHY synchronously on the rising edge of RXCLK and is the recovered clock from the media. | | RGMII1_RXCTL | K3 | 0 | Multiplexed receive data valid, receive error. This output is sampled by the MAC on opposite edges of RXCLK to indicate two receive conditions from the PHY: | | | | | 1. On the rising edge of RXCLK, this output serves as RXDV and signals valid data is available on the RXD input data bus. | | | | | <ol><li>On the falling edge of RXCLK, this output signals a<br/>receive error from the PHY, based on a logical derivative of<br/>RXDV and RXER, as stated by the RGMII specification.</li></ol> | | RGMII1_RXD0<br>RGMII1_RXD1<br>RGMII1_RXD2<br>RGMII1_RXD3 | J1<br>J2<br>J3<br>J4 | 0 | Multiplexed receive data. Bits 3:0 are synchronously output on the rising edge of RXCLK and bits 7:4 on the falling edge of RXCLK. | | RGMII1_TXCLK | K1 | I | Transmit clock. This clock is 2.5 MHz for 10 Mbps mode, 25 MHz for 100 Mbps mode, and 125 MHz for 1000 Mbps mode. If left unconnected, these pins require a pull-down resistor to ground. | Table 136 • RGMII Interface Pins (continued) | Name | Pin | Туре | Description | |----------------------------------------------------------|----------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RGMII1_TXCTL | K2 | I | Multiplexed transmit enable, transmit error. This input is sampled by the PHY on opposite edges of TXCLK to indicate two transmit conditions of the MAC: | | | | | 1. On the rising edge of TXCLK, this input serves as TXEN, indicating valid data is available on the TXD input data bus. | | | | | <ol><li>On the falling edge of TXCLK, this input signals a<br/>transmit error from the MAC, based on a logical derivative<br/>of TXEN and TXER, as stated by the RGMII specification.</li></ol> | | RGMII1_TXD0<br>RGMII1_TXD1<br>RGMII1_TXD2<br>RGMII1_TXD3 | L1<br>M1<br>N1<br>P1 | I | Multiplexed transmit data. Bits 3:0 are synchronously output on the rising edge of TXCLK and bits 7:4 on the falling edge of TXCLK. | ### 6.3.5 SGMII/SerDes/QSGMII MAC Interface The following table lists the SerDes MAC interface pins. Table 137 • SerDes MAC Interface Pins | Name | Pin | Туре | Description | |----------------|------------|----------|--------------------------------------------------------------------------------------------------| | RDN_0<br>RDP_0 | P16<br>P15 | O, ADIFF | PHY0 QSGMII/SGMII/SerDes MAC receiver output pair. | | RDN_1<br>RDP_1 | T12<br>R12 | O, ADIFF | SGMII/SerDes MAC receiver output pair. | | SerDes_Rext_0 | P14 | ABIAS | SerDes bias pins. Connect to a 620 $\Omega$ 1% resistor between SerDes_Rext_0 and SerDes_Rext_1. | | SerDes_Rext_1 | N13 | ABIAS | SerDes bias pins. Connect to a 620 $\Omega$ 1% resistor between SerDes_Rext_0 and SerDes_Rext_1. | | TDN_0<br>TDP_0 | N16<br>N15 | I, ADIFF | PHY0 QSGMII/SGMII/SerDes MAC transmitter input pair. | | TDN_1<br>TDP_1 | T13<br>R13 | I, ADIFF | SGMII/SerDes MAC transmitter input pair. | ### 6.3.6 SerDes Media Interface The following table lists the SerDes media interface pins. Table 138 • SerDes Media Interface Pins | Name | Pin | Туре | Description | |----------------------|------------|----------|---------------------------------------| | FIBRIN_0<br>FIBRIN_1 | T15<br>T11 | I, ADIFF | SerDes media receiver input pair. | | FIBRIP_0<br>FIBRIP_1 | | I, ADIFF | SerDes media receiver input pair. | | FIBRON_0<br>FIBRON_1 | | O, ADIFF | SerDes media transmitter output pair. | | FIBROP_0<br>FIBROP_1 | R14<br>R10 | O, ADIFF | SerDes media transmitter output pair. | ### 6.3.7 Serial Management Interface The following table lists the serial management interface (SMI) pins. The SMI pins are referenced to VDD25 and can be set to a 2.5 V power supply. Table 139 • SMI Pins | Name | Pin | Туре | Description | |--------|-----|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | MDC | P2 | I, PD, 3 V | Management data clock. A 0 MHz to 12.5 MHz reference input is used to clock serial MDIO data into and out of the PHY. | | MDINT | M2 | I/O, OS, OD | Management interrupt signal. Upon reset the device will configure these pins as active-low (open drain) or active-high (open source) based on the polarity of an external 10 k $\Omega$ resistor connection. These pins can be tied together in a wired-OR configuration with only a single pull-up or pull-down resistor. | | MDIO | N2 | I/O, OD | Management data input/output pin. Serial data is written or read from this pin bidirectionally between the PHY and Station Manager, synchronously on the positive edge of MDC. One external pull-up resistor is required at the Station Manager, and its value depends on the MDC clock frequency and the total sum of the capacitive loads from the MDIO pins. | | NRESET | М3 | I, PD, ST, 3 V | Device reset. Active low input that powers down the device and sets all register bits to their default state. | ### 6.3.8 Twisted Pair Interface The following table lists the twisted pair interface pins. Table 140 • Twisted Pair Interface Pins | Name | Pin | Туре | Description | |--------------------|------------|-------|---------------------------------| | TXVNA_0<br>TXVNA_1 | B14<br>B10 | ADIFF | TX/RX channel A negative signal | | TXVNB_0<br>TXVNB_1 | B15<br>B11 | ADIFF | TX/RX channel B negative signal | | TXVNC_0<br>TXVNC_1 | C15<br>B12 | ADIFF | TX/RX channel C negative signal | | TXVND_0<br>TXVND_1 | D15<br>B13 | ADIFF | TX/RX channel D negative signal | | TXVPA_0<br>TXVPA_1 | A14<br>A10 | ADIFF | TX/RX channel A positive signal | | TXVPB_0<br>TXVPB_1 | A15<br>A11 | ADIFF | TX/RX channel B positive signal | | TXVPC_0<br>TXVPC_1 | C16<br>A12 | ADIFF | TX/RX channel C positive signal | | TXVPD_0<br>TXVPD_1 | D16<br>A13 | ADIFF | TX/RX channel D positive signal | # 7 Package Information VSC8552XKS-02 and VSC8552XKS-05 are packaged in a lead(Pb)-free, 256-pin, plastic ball grid array (BGA) with a 17 mm × 17 mm body size, 1 mm pin pitch, and 1.8 mm maximum height. Lead(Pb)-free products from Microsemi comply with the temperatures and profiles defined in the joint IPC and JEDEC standard IPC/JEDEC J-STD-020. For more information, see the IPC and JEDEC standard. This section provides the package drawing, thermal specifications, and moisture sensitivity rating for the VSC8552-02 device. ### 7.1 Package Drawing The following illustration shows the package drawing for the VSC8552-02 device. The drawing contains the top view, bottom view, side view, dimensions, tolerances, and notes. Figure 56 • Package Drawing #### Notes - 1. All dimensions and tolerances are in millimeters (mm). - 2. Ball diameter is 0.50 mm. - 3. Radial true position is represented by typical values. - Primary datum Z and seating plane are defined by the spherical crowns of the solder balls. - Dimension is measured at the maximum solder ball diameter, parallel to primary datum Z. # 7.2 Thermal Specifications Thermal specifications for this device are based on the JEDEC JESD51 family of documents. These documents are available on the JEDEC Web site at www.jedec.org. The thermal specifications are modeled using a four-layer test board with two signal layers, a power plane, and a ground plane (2s2p PCB). For more information about the thermal measurement method used for this device, see the JESD51-1 standard. Table 141 • Thermal Resistances | Symbol | °C/W | Parameter | |---------------------------|------|--------------------------------------------------------------| | $\theta_{JCtop}$ | 5.9 | Die junction to package case top | | $\theta_{JB}$ | 12.7 | Die junction to printed circuit board | | $\theta_{JA}$ | 22 | Die junction to ambient | | θ <sub>JMA</sub> at 1 m/s | 18.5 | Die junction to moving air measured at an air speed of 1 m/s | | θ <sub>JMA</sub> at 2 m/s | 16.3 | Die junction to moving air measured at an air speed of 2 m/s | To achieve results similar to the modeled thermal measurements, the guidelines for board design described in the JESD51 family of publications must be applied. For information about applications using BGA packages, see the following: - JESD51-2A, Integrated Circuits Thermal Test Method Environmental Conditions, Natural Convection (Still Air) - JESD51-6, Integrated Circuit Thermal Test Method Environmental Conditions, Forced Convection (Moving Air) - JESD51-8, Integrated Circuit Thermal Test Method Environmental Conditions, Junction-to-Board - · JESD51-9, Test Boards for Area Array Surface Mount Package Thermal Measurements ## 7.3 Moisture Sensitivity This device is rated moisture sensitivity level 4 as specified in the joint IPC and JEDEC standard IPC/JEDEC J-STD-020. For more information, see the IPC and JEDEC standard. # 8 Design Considerations This section provides information about design considerations for the VSC8552-02 device. # 8.1 Link status LED remains on while COMA\_MODE pin is asserted high When the COMA\_MODE is asserted high, the link status LED may not deactivate unless the media cable is disconnected from the device. While using COMA\_MODE, link status should be verified using status registers rather than LED indicators. ### 8.2 LED pulse stretch enable turns off LED pins Enabling the pulse stretch function for LED0 or LED1 by setting register 30, bits 5:6 shuts off those LED pins. Use the default blink function setting of LED0 and LED1 rather than pulse stretching. For more information, see LED Behavior, page 61. ### 8.3 AMS and 100BASE-FX When the PHY operating mode (set in register 23) is AMS and the current active media is 100BASE-FX, register 0 bit 12 will be 0. This would normally indicate that auto-negotiation is disabled and the PHY is in forced mode. But in this mode, it has other meanings. The workaround is to ensure that bit 12 is always written as 1 when doing writes or updates to register 0 in AMS mode. ## 8.4 10BASE-T signal amplitude 10BASE-T signal amplitude can be lower than the minimum specified in IEEE 802.3 paragraph 14.3.1.2.1 (2.2 V) at low supply voltages. This issue is not estimated to present any system level impact. Performance is not impaired with cables up to 130 m with various link partners. ### 8.5 10BASE-T link recovery failures If the link disconnects when traffic is flowing while the device operates in a 10BASE-T mode, the PHY may not re-link. There is a software workaround for this issue in which the device's internal microcontroller monitors link transitions in 10BASE-T mode and forces a soft power-down/power-up procedure to prevent a re-link failure. A side effect of this software workaround is that non-sticky registers will be cleared (for example, the copper media link disconnect counter in register 21, see Error Counter 3, page 55). ## 8.6 SNR degradation and link drops The link may drop after approximately 100 master/slave relationship swaps with the ring resiliency feature when using Category 5 (Cat5) cables that are longer than 75 m. The workaround is to use a combination of an initialization script and a procedure change. Contact Microsemi for the workaround solution if the ring resiliency feature is being enabled. ## 8.7 Clause 45 register 3.22 The clause 45, register 3.22 is cleared upon read only when the extended page access register (register 31) is set to 0. This register cannot be read when the page access register is set to a value other than 0. The workaround is to set extended page access register to 0 before accessing clause 45, register 3.22. ### 8.8 Clause 45 register 3.1 Clause 45, register 3.1, Rx and Tx LPI received bits are cleared upon read only when the extended page access register (register 31) is set to 0. This has a minor implication for software that needs to ensure that the extended page access register is set to 0 before reading clause 45, register 3.1. The workaround is to set extended page access register to 0 before accessing clause 45, register 3.1. ## 8.9 Clause 45 register address post-increment Clause 45 register address post-increment only works when reading registers and only when extended page access register (register 31) is set to 0. The workaround is to access the registers individually. ### 8.10 Fast link failure indication The fast link failure indication for all the ports is enabled using port 0, register 19E.4. The workaround is to set register 19E.4 = 1 in PHY 0 to enable Fast Link Fail indication. ### 8.11 Near-end loopback with AMS enabled Near-end loopback does not work when AMS is enabled. Near-end loopback is controlled by setting bit 14 of register 0. The workaround is to disable AMS when enabling loopback. This is a debug feature and does not have any real life implications. ### 8.12 Carrier detect assertion Carrier detect assertion is set to false incorrectly when 9 out of 10 bits in the K28.1 word are in error. No real life implication is expected, because the event that can trigger this error is extremely unlikely. If it does occur, the link may drop momentarily and come back up. # 8.13 Link status not correct in register 24E3.2 for 100BASE-FX operation The link status in register 24E3.2 only reflects the status of 1000BASE-X links. It does not reflect the status of 100BASE-FX links. The workaround is to check register 28.4:3 for media operating mode (10 for fiber), 28.4:3 for speed status (100 for 100 Mbps), and then check 16.12 for current link status. # 8.14 Register 28.14 does not reflect autonegotiation disabled in 100BASE-FX mode Register 28.14 does not reflect autonegotiation status in 100BASE-FX mode. It works correctly in all copper and 1000BASE-X media modes. The workaround is to use register 0.12 for autonegotiation status in 100BASE-FX mode when AMS is disabled. For more information about limitations when AMS is enabled, see AMS and 100BASE-FX, page 122. # 8.15 Near-end loopback non-functional in protocol transfer mode Near-end loopback does not work correctly when the device is configured in protocol transfer mode. This is a debug feature and does not have any effect on the normal operation of the device. # 8.16 Fiber-media CRC counters non-functional in protocol transfer mode at 10 Mbps and 100 Mbps Packets received on the media SerDes interface will not be counted correctly in registers 28E3 and 29E3 when the device is configured in protocol transfer mode and operating at 10 Mbps or 100 Mbps speeds. These counters are used for debugging and there is no effect on the normal operation of the device. # 8.17 Fiber-media recovered clock does not squelch based on link status To squelch the clock in fiber media mode, code sync status is used instead of link status. This causes the clock to not be squelched if the device is configured in 1000BASE-X mode with autonegotiation enabled when the transmit fiber is unplugged. There is a software workaround for this issue where the device's internal microcontroller monitors link status and forces the clock off when no link is present. # 8.18 1000BASE-X parallel detect mode with Clause 37 autonegotiation enabled When connected to a forced-mode link partner and attempting autonegotiation, the PHY in 1000BASEX parallel detect mode requires a minimum 250 ms IDLE stream in order to establish a link. If the PHY port is programmed with 1000BASE-X parallel detect-enabled (MAC-side register 16E3 bit 13, or media-side register 23E3 bit 13), then a forced-mode link partner sending traffic with an inter-packet gap less than 250 ms will not allow the local device's PCS to transition from a link-down to link-up state. # 8.19 Anomalous PCS error indications in Energy Efficient Ethernet mode When a port is processing traffic with Energy Efficient Ethernet enabled on the link, certain PCS errors (such as false carriers, spurious start-of-stream detection, and idle errors) and EEE wake errors may occur. There is no effect on traffic bit error rate for cable lengths up to 75 meters, and minor packet loss may occur on links longer than 75 meters. Regardless of cable length, some error indications should not be used while EEE is enabled. These error indications include false carrier interrupts (Interrupt Status register 26 bit 3), receive error interrupts (Interrupt Status register 26 bit 0), and EEE wake error interrupts. Contact Microsemi for a script that needs to be applied during system initialization if EEE will be enabled. # 8.20 Long link-up times while in forced 100BASE-TX mode of operation While in forced 100BASE-TX operation and attempting to link up, the device may experience abnormally long link-up times. This issue can only occur if the Unified API is not used with the device. In those circumstances, the workaround for this issue is to clear all speed advertisements in the autonegotiation advertisement registers (register 4, bits 9:5 and register 9, bits 9:8), then toggle the auto-negotiation enable bit of the mode control register (register 0, bit 12) for a port upon detecting its link is down. Any advertisements temporarily cleared can then be restored once register 0, bit 12 is cleared. Contact Microsemi for the latest code sequence included in the Unified API. # 8.21 Station managers cannot use MDIO address offsets 0x2 and 0x3 with the PHY In addition to responding to the two lowest MDIO addresses that can be resolved with device serial management interface address bits 4:2, the device will unexpectedly respond to offsets that have bit 1 set (for a detailed addressing diagram, see SMI Frames, page 24). However, PHY2 and PHY3 are unusable targets on this device, so their corresponding MDIO addresses must not be used by the SMI station manager that controls this device. It is essential to avoid assigning addresses to other devices on the bus that would overlap the 0x2 and 0x3 offsets. The workaround for this issue is to ensure the station manager connected to this device avoids using the two MDIO addresses immediately following the PHY1 target. # 9 Ordering Information The VSC8552 device is offered with two operating temperature ranges. The range for VSC8552-02 is 0 °C ambient to 125 °C junction, and the range for VSC8552-05 is -40 °C ambient to 125 °C junction. VSC8552XKS-02 and VSC8552XKS-05 are packaged in a lead(Pb)-free, 256-pin, plastic ball grid array (BGA) with a 17 mm × 17 mm body size, 1 mm pin pitch, and 1.8 mm maximum height. Lead(Pb)-free products from Microsemi comply with the temperatures and profiles defined in the joint IPC and JEDEC standard IPC/JEDEC J-STD-020. For more information, see the IPC and JEDEC standard. The following table lists the ordering information for the VSC8552-02 device. Table 142 • Ordering Information | Part Order Number | Description | |-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | VSC8552XKS-02 | Lead-free, 256-pin, plastic BGA with a 17 mm × 17 mm body size, 1 mm pin pitch, and 1.8 mm maximum height. The operating temperature is 0 °C ambient to 125 °C junction 1. | | VSC8552XKS-05 | Lead-free, 256-pin, plastic BGA with a 17 mm × 17 mm body size, 1 mm pin pitch, and 1.8 mm maximum height. The operating temperature is –40 °C ambient to 125 °C junction 1. | <sup>1.</sup> For carrier class applications, the maximum operating temperature is 110 °C junction.