



# **IQS323 DATASHEET**

3 Channel Self-Capacitive / 3 Channel Mutual-Capacitive / 2 Channel Inductive sensing controller with Touch and Proximity user interfaces. The device features an I<sup>2</sup>C communications interface, low power options, wear detection, metal detection and a slider with on-chip gesture recognition

#### **1** Device Overview

The IQS323 ProxFusion<sup>®</sup> IC is a sensor fusion device for various single and dual-channel sensing requirements. Applications include proximity and touch buttons, sliders, metal sensors and wear detection pairs. The sensor is fully I<sup>2</sup>C compatible and on-chip calculations enable the IC to respond effectively even in lowest power modes.

### 1.1 Main Features

- > Highly flexible ProxFusion<sup>®</sup> device
- > 3 external sensor pad connections
- Configure multiple channels on external pins (Self/Mutual/Inductive).
- > External sensor options:
  - 3 self-capacitive buttons
  - Up to 2 wear detection pairs (with shared physical reference)
  - 3 mutual capacitive touch/proximity sensors
  - 2 inductive mode sensors
- > Built-in basic functions:
  - Automatic tuning
  - Noise filtering
  - Differential measurements (reference channels)
  - Debounce & Hysteresis
  - Dual direction trigger indication
  - Halt Mode
- > Built-in Signal processing options:
  - Touch/Proximity output
  - Slider output
  - Gesture output
  - Reference User Interface
  - Release User Interface (For order codes with Release UI)
  - Movement User Interface (For order codes with Movement UI)
- > Design simplicity
  - PC Software for debugging & optimal setup for performance
- Automated system power modes for optimal response vs consumption
  - Distributed ultra low power (ULP) mode
- I<sup>2</sup>C communication interface with Ready Indicator(up to fast plus -1 MHz)
- > Event and streaming modes
- > Supply Voltage 1.71 V to 3.5 V
- > Package options
  - WLCSP11 (1.48 x 1.08 x 0.345 mm) interleaved 0.35 mm x 0.35 mm ball pitch
    - DFN12 (3 x 3 x 0.75 mm) 0.5 mm pitch
  - QFN20 (3 x 3 x 0.55 mm) 0.4 mm pitch



Figure 1.1: WLCSP11



Figure 1.2: DFN12



Figure 1.3: QFN20



# 1.2 Applications

- > TWS earphones
- > Wear detection
- > Waterproof buttons (Inductive)
- > Low power wake-up buttons/proximity
- > Watches and fitness bands
- > SAR safety sensor

# 1.3 Block Diagram



Figure 1.4: Functional Block Diagram





# Contents

| 1 | Device Overview       1.1       Main Features       1.2         1.2       Applications       2         1.3       Block Diagram       2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|---|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2 | Hardware Connection62.1WLCSP11 Pin Diagram62.2DFN12 Pin Diagram62.3QFN20 Pin Diagram72.4Signal Descriptions72.5Reference Schematic8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 3 | Electrical Characteristics103.1Absolute Maximum Ratings103.2Recommended Operating Conditions103.3ESD Rating103.4Current Consumption11                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 4 | Timing and Switching Characteristics124.1Reset Levels124.2MCLR Pin Levels and Characteristics124.3Digital I/O Characteristics134.4I²C Characteristics13                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 5 | ProxFusion® Module       14         5.1       Channel Options       14         5.2       Low Power Options       14         5.3       Power Mode Selection       14         5.4       Count Value       14         5.4       Count Value       14         5.4       Count Value       14         5.4       Count Value       14         5.4.1       Linearise Counts       14         5.4.2       Max Counts       14         5.5.3       Reference Value/Long-Term Average (LTA)       15         5.5.1       Reseed       14         5.5.1       Reseed       16         5.6       Filter Betas       16         5.7       Proximity and Touch Thresholds       16         5.8       Channel Timeouts       16         5.9       Automatic Tuning Implementation (ATI)       17         5.10       Automatic Re-ATI       16         5.11       ATI Error       16         5.12       Sensor Setup       18         5.12.1       Self Capacitance, Mutual Capacitance and Inductive Measurements       16         5.12.3       Calibration Capacitor       16 |
| 6 | Hardware Settings206.1Inactive Rxs206.2Prox Control Settings206.3Engine Bias Current206.4Dead Time216.5Conversion Frequency21                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |





|    | 6.6                  | 6.6.1         Reset Indication         2           6.6.2         Software Reset         2 | 21<br>21<br>21<br>21 |
|----|----------------------|-------------------------------------------------------------------------------------------|----------------------|
| 7  | Addit<br>7.1         | OutA Functionality                                                                        | <b>22</b>            |
|    |                      |                                                                                           | 22                   |
|    | 7.2                  |                                                                                           | 22                   |
|    |                      | I                                                                                         | 22                   |
|    | 7.3                  |                                                                                           | 23<br>24             |
|    | 110                  | 7.3.1 Setting Descriptions                                                                | 24                   |
|    | 7.4                  |                                                                                           | 25<br>26             |
|    | 7.4<br>7.5           |                                                                                           | 26<br>26             |
|    | 7.6                  |                                                                                           | 27                   |
| 8  | l <sup>2</sup> C In  | terface 2                                                                                 | 28                   |
|    | 8.1                  |                                                                                           | 28                   |
|    | 8.2<br>8.3           |                                                                                           | 28<br>28             |
|    | 8.4                  |                                                                                           | 28                   |
|    | 8.5                  | Memory Map Addressing and Data                                                            | 28                   |
|    | 8.6<br>8.7           |                                                                                           | 28<br>28             |
|    | 8.8                  |                                                                                           | 29                   |
|    | 8.9                  |                                                                                           | 29                   |
|    | 8.10<br>8.11         |                                                                                           | 29<br>29             |
|    | 0.11                 |                                                                                           | 30                   |
|    |                      |                                                                                           | 30                   |
|    | 8.12<br>8.13         |                                                                                           | 30<br>30             |
|    | 8.14                 |                                                                                           | 31                   |
| 9  | Memo                 | ory Map Register Descriptions 3                                                           | 32                   |
| 10 | Order                | ing Information 3                                                                         | 85                   |
|    | 10.1                 | 5                                                                                         | 35                   |
|    | 10.2                 | 1 5                                                                                       | 36<br>36             |
|    |                      | 5 5                                                                                       | 36                   |
|    |                      | 10.2.3 QFN20 Package Marking Options 3                                                    | 87                   |
| 11 | <b>Packa</b><br>11.1 |                                                                                           | <b>88</b><br>38      |
|    | 11.2                 | Package Footprint Description – WLCSP11 3                                                 | 39                   |
|    | 11.3<br>11.4         | 5                                                                                         | 10<br>1              |
|    | 11.4                 |                                                                                           | +1<br> 2             |





|   | A.33<br>A.34<br>A.35 | Events Enable (0xD3)          Release UI Settings (0xD4)          Movement Timeout (0xD4) | 59<br>59<br>60 |
|---|----------------------|-------------------------------------------------------------------------------------------|----------------|
|   | A.32                 | Events Enable and Activation Settling Threshold (0xD3)                                    | 58             |
|   | A.31                 | Event Timeouts (0xD2)                                                                     | 58             |
|   | A.30                 | System Control (0xC0)                                                                     | 57             |
|   | A.29                 | Activation/Movement LTA Filter Betas (0xB3)                                               | 57             |
|   | A.28                 | LTA Fast Filter Betas (0xB2)                                                              | 57             |
|   | A.27                 | LTA Filter Betas (0xB1)                                                                   | 57             |
|   | A.26                 | Counts Filter Betas (0xB0)                                                                | 56             |
|   | A.25                 | Gesture Enable (0xA0)                                                                     | 56             |
|   | A.24                 | Delta Links (0x96, 0x97, 0x98)                                                            | 55             |
|   | A.23                 | Enable Status Pointer (0x95)                                                              | 55             |
|   | A.22                 | Enable Mask (0x94)                                                                        | 55             |
|   | A.20                 | Slider Calibration and Bottom Speed (0x91)                                                | 54             |
|   | A.19<br>A.20         | Slider Setup and Calibration (0x90)                                                       | 54             |
|   | A.10                 | Movement UI Settings (0x64, 0x74, 0x84)                                                   | 54             |
|   | A.17<br>A.18         | Follower Weight (0x63, 0x73, 0x83)                                                        | 53             |
|   | A.10                 | Touch Settings (0x62, 0x72, 0x82)                                                         | 53             |
|   | A.15<br>A.16         | Prox Settings (0x61, 0x71, 0x81)                                                          | 52<br>53       |
|   | A.14<br>A.15         | Channel Setup (0x60, 0x70, 0x80)                                                          | 52             |
|   | A.13<br>A.14         | ATI Multipliers and Dividers (0x38, 0x48, 0x58)                                           | 52<br>52       |
|   | A.12<br>A.13         | ATI Setup (0x36, 0x46, 0x56)                                                              | 51<br>52       |
|   | A.11                 | Pattern Selection and Engine Bias Current (0x35, 0x45, 0x55)                              | 51             |
|   | A.10                 | Pattern Definitions (0x34, 0x44, 0x54)                                                    | 50             |
|   | A.9                  | Prox Input and Control (0x33, 0x43, 0x53)                                                 | 50             |
|   | A.8                  | Prox Control for IQS3ed (0x32, 0x42, 0x52)                                                | 49             |
|   | A.7                  | Prox Control for IQS3dd (0x32, 0x42, 0x52)                                                | 48             |
|   | A.6                  | Conversion Frequency Setup (0x31, 0x41, 0x51)                                             | 47             |
|   | A.5                  | Sensor Setup (0x30, 0x40, 0x50)                                                           | 47             |
|   | A.4                  | Movement Status (0x23)                                                                    | 46             |
|   | A.3                  | Gesture Status (0x11)                                                                     | 46             |
|   | A.2                  | System Status (0x10)                                                                      | 45             |
|   | A.1                  | Version Information (0x00 – 0x09)                                                         | 45             |
| Α | Memo                 | bry Map Descriptions                                                                      | 45             |
|   | 11.7                 | Tape and Reel Specifications                                                              | 44             |
|   | 11.6                 | Package Footprint Description – QFN20                                                     |                |





# 2 Hardware Connection

# 2.1 WLCSP11 Pin Diagram



#### Table 2.1: 11-pin WLCSP11 Package

| Pin no. | Signal         |
|---------|----------------|
| A7      | VSS            |
| A5      | SDA            |
| A3      | VREG           |
| A1      | CRx1/CTx1      |
| B6      | TxA            |
| B4      | OutA           |
| B2      | CRx0/CTx0      |
| C7      | RDY/MCLR       |
| C5      | VDD            |
| C3      | SCL            |
| C1      | CRx2/CTx2/Bias |

### 2.2 DFN12 Pin Diagram



#### Table 2.2: 12-pin DFN Package

| Pin no. | Signal         |
|---------|----------------|
| 1       | TxA            |
| 2       | SDA            |
| 3       | VDD            |
| 4       | VREG           |
| 5       | SCL            |
| 6       | CRx2/CTx2/Bias |
| 7       | CRx0/CTx0      |
| 8       | NC             |
| 9       | CRx1/CTx1      |
| 10      | OutA           |
| 11      | RDY/MCLR       |
| 12      | VSS            |



# 2.3 QFN20 Pin Diagram



| Pin no.          | Signal                 | Pin no. | Signal   |  |
|------------------|------------------------|---------|----------|--|
| 1                | CRx2/CTx2/Bias         | 11      | NC       |  |
| 2                | CRx0/CTx0              | 12      | NC       |  |
| 3                | CRx1/CTx1              | 13      | NC       |  |
| 4                | NC                     | 14      | NC       |  |
| 5                | NC                     | 15      | NC       |  |
| 6                | VREG                   | 16      | NC       |  |
| 7                | OutA                   | 17      | RDY/MCLR |  |
| 8                | VDD                    | 18      | TxA      |  |
| 9                | VSS                    | 19      | SDA      |  |
| 10               | NC                     | 20      | SCL      |  |
|                  | -<br>-                 |         |          |  |
| Area name        | Signal                 |         |          |  |
| TAB <sup>i</sup> | Thermal pad (floating) |         |          |  |

# Table 2.3: 20-pin QFN Package (Top View)

# 2.4 Signal Descriptions

#### Table 2.4: Signal Descriptions

| Function                | Signal Name    | Signal Type | Pin Type <sup>ii</sup> | Description                                                                                                                |
|-------------------------|----------------|-------------|------------------------|----------------------------------------------------------------------------------------------------------------------------|
|                         | CRx0/CTx0      | Analog      | IO                     |                                                                                                                            |
|                         | CRx1/CTx1      | Analog      | IO                     | ProxFusion <sup>®</sup> channel                                                                                            |
| ProxFusion <sup>®</sup> | CRx2/CTx2/Bias | Analog      | IO                     |                                                                                                                            |
|                         | TxA            | Digital     | 0                      | TxA pad                                                                                                                    |
|                         | OutA           | Digital     | 0                      | OutA pad                                                                                                                   |
| GPIO                    | RDY/MCLR       | Digital     | IO                     | Active pull-up, 200k resistor to VDD.<br>Pulled low during POR, and MCLR function<br>enabled by default. VPP input for OTP |
| l <sup>2</sup> C        | SDA            | Digital     | IO                     | I <sup>2</sup> C Data                                                                                                      |
| 10                      | SCL            | Digital     | IO                     | I <sup>2</sup> C Clock                                                                                                     |
|                         | VDD            | Power       | Р                      | Power supply input voltage                                                                                                 |
| Power                   | VREG           | Power       | Р                      | Internal regulated supply output                                                                                           |
|                         | VSS            | Power       | Р                      | Analog/Digital Ground                                                                                                      |

<sup>i</sup> It is recommended to connect the thermal pad (TAB) to VSS.

<sup>ii</sup> Pin Types: I = Input, O = Output, I/O = Input or Output, P = Power



# 2.5 Reference Schematic



Figure 2.1: 3 Button Self Capacitance Reference Schematic



Figure 2.2: Single Proximity/Touch Key and Inductive Sensing Reference Schematic



Figure 2.3: Self Capacitive Slider and Inductive Sensing Reference Schematic





Figure 2.4: 3 Button Self Capacitance Reference Schematic



# **3** Electrical Characteristics

### 3.1 Absolute Maximum Ratings

|                                                      | Min  | Max                      | Unit |
|------------------------------------------------------|------|--------------------------|------|
| Voltage applied at VDD pin to VSS                    | 1.71 | 3.6                      | V    |
| Voltage applied to any ProxFusion <sup>®</sup> pin   | -0.3 | VREG                     | V    |
| Voltage applied to any other pin (referenced to VSS) | -0.3 | VDD + 0.3<br>(3.6 V max) | V    |
| Storage temperature, T <sub>stg</sub>                | -40  | 85                       | °C   |

# 3.2 Recommended Operating Conditions

| Recommend                                      | ded operating conditions                                                                                     | Min                 | Nom                 | Мах               | Unit |
|------------------------------------------------|--------------------------------------------------------------------------------------------------------------|---------------------|---------------------|-------------------|------|
| VDD                                            | Supply voltage applied at VDD pin                                                                            | 1.71                |                     | 3.6               | V    |
| VREG                                           | Internal regulated supply output for analog domain                                                           |                     | 1.53                |                   | V    |
| VSS                                            | Supply voltage applied at VSS pin                                                                            | 0                   | 0                   | 0                 | V    |
| T <sub>A</sub>                                 | Operating free-air temperature                                                                               | -40                 | 25                  | 85                | °C   |
| C <sub>VDD</sub>                               | Recommended capacitor at VDD                                                                                 | 2×C <sub>VREG</sub> | 3×C <sub>VREG</sub> |                   | μF   |
| C <sub>VREG</sub>                              | Recommended external buffer capacitor at VREG, $\text{ESR}{\leq}$ 200 m $\Omega$                             | 2 <sup>i</sup>      | 5                   | 13                | μF   |
| Cx <sub>SELF-VSS</sub>                         | Maximum capacitance of all external electrodes on all ProxFusion <sup>®</sup> blocks (self-capacitance mode) | -                   | -                   | 400               | pF   |
| Cm <sub>Tx-Rx</sub>                            | Capacitance of all external electrodes on all<br>ProxFusion <sup>®</sup> blocks (mutual-capacitance mode)    | 0.1                 | -                   | 9                 | pF   |
|                                                | Maximum capacitance of all external electrodes on all $ProxFusion^{\textcircled{B}}$ blocks                  |                     |                     |                   | ъГ   |
| Cp <sub>Rx-VSS</sub>                           | Mutual-capacitance mode, $F_{xfer} = 1 \text{ MHz}$                                                          |                     |                     | 100               | pF   |
|                                                | Mutual-capacitance mode, $F_{xfer} = 4 MHz$                                                                  |                     |                     | 25                |      |
| $\frac{Cx_{\text{RX-VSS}}}{Cm_{\text{TX-RX}}}$ | Capacitance ratio for optimal SNR in mutual capacitance mode                                                 | 10                  |                     | 20                | n/a  |
| RCx <sub>Rx/Tx</sub>                           | Series (in-line) resistance of all mutual-capacitance pins (Tx & Rx pins) in mutual-capacitance mode         | O <sup>ii</sup>     | 0.47                | 10 <sup>iii</sup> | kΩ   |
| RCx <sub>SELF</sub>                            | Series (in-line) resistance of all self-capacitance pins<br>in self-capacitance mode                         | O <sup>ii</sup>     | 0.47                | 10 <sup>iii</sup> | kΩ   |

# 3.3 ESD Rating

|                                     |                                                                | Value      | Unit |
|-------------------------------------|----------------------------------------------------------------|------------|------|
| $V_{(ESD)}$ Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 $^{\rm iv}$ | $\pm$ 2000 | V    |

<sup>i</sup> Absolute minimum allowed capacitance value is 1 μF, after taking derating, temperature, and worst-case tolerance into account. Please refer to the AZD004 application note for more information regarding capacitor derating.

<sup>ii</sup> Nominal series resistance of 470 Ω is recommended to prevent received and emitted EMI effects. Typical resistance also adds additional ESD protection.

iii Series resistance limit is a function of  $F_{xfer}$  and the circuit time constant, RC.  $R_{max} \times C_{max} = \frac{1}{(6 \times F_{xfer})}$  where C is the pin capacitance to VSS.

<sup>iv</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. Pins listed as ±2000 V may actually have higher performance.



# 3.4 Current Consumption

| Inductive Mode Setup:         | ATI Target = 256, F <sub>OSC</sub> = 14 MHz   |
|-------------------------------|-----------------------------------------------|
| Self-capacitive Mode Setup:   | ATI Target = 512, F <sub>xfer</sub> = 500 kHz |
| Mutual capacitive Mode Setup: | ATI Target = 512, F <sub>xfer</sub> = 500 kHz |
| Interface Selection:          | Event mode                                    |

| Power mode      | Active channels                | Report rate [ms] | Typical Current [µA] |      |
|-----------------|--------------------------------|------------------|----------------------|------|
|                 |                                |                  | 1.8V                 | 3.3V |
|                 | Inductive (1 coil)             | 10               | 128                  | 129  |
| Normal Power    | Self-capacitive (3 channels)   | 16               | 125                  | 125  |
|                 | Mutual Capacitive (2 channels) | 16               | 171                  | 172  |
|                 | Inductive (1 coil)             | 80               | 11.0                 | 11.5 |
| Low Power       | Self-capacitive (3 channels)   | 60               | 37.0                 | 37.5 |
|                 | Mutual Capacitive (2 channels) | 60               | 50.0                 | 50.5 |
| Ultra Low Power | Inductive (1 coil)             | 200              | 6.50                 | 7.00 |
| Onra Low I ower | Self-capacitive (3 channels)   | 160              | 4.00                 | 4.00 |
|                 | Mutual Capacitive (2 channels) | 160              | 9.00                 | 9.00 |
| Halt            | NA                             | 3000             | 2.00                 | 2.00 |



# 4 Timing and Switching Characteristics

# 4.1 Reset Levels

#### Table 4.1: Reset Levels

| Parameter Min    |                                               | Max | Unit |   |
|------------------|-----------------------------------------------|-----|------|---|
| V                | Power-up (Reset trigger) – slope > 100 V/s    |     | 1.65 | V |
| V <sub>VDD</sub> | Power-down (Reset trigger) – slope < -100 V/s | 0.9 |      | v |

# 4.2 MCLR Pin Levels and Characteristics

| Parameter                |                                                      | Test<br>Conditions | Min       | Тур       | Мах  | Unit |
|--------------------------|------------------------------------------------------|--------------------|-----------|-----------|------|------|
| V                        | MCLR Input low level voltage                         | VDD = 3.3 V        | VSS – 0.3 | _         | 1.05 | V    |
| V <sub>IL(MCLR)</sub>    | NICER Input low level voltage                        | VDD = 1.7 V        | VSS – 0.5 | -         | 0.75 | v    |
| V                        | MCL D Input high level veltage                       | VDD = 3.3 V        | 2.25      | VDD + 0.3 | V    |      |
| V <sub>IH(MCLR)</sub>    | MCLR) MCLR Input high level voltage VDD = 0.0 V 1.05 |                    | 1.05      |           |      | -    |
| R <sub>PU(MCLR)</sub>    | MCLR pull-up equivalent resistor                     |                    | 180       | 210       | 240  | kΩ   |
| +                        | MCI P input pulse width no triager                   | VDD = 3.3 V        |           | _         | 15   | 20   |
| <sup>t</sup> PULSE(MCLR) | MCLR input pulse width – no trigger                  | VDD = 1.7 V        |           | -         | 10   | ns   |
| t <sub>TRIG(MCLR)</sub>  | MCLR input pulse width – ensure<br>trigger           |                    | 250       | -         | -    | ns   |



Figure 4.1: MCLR Pin Diagram





# 4.3 Digital I/O Characteristics

#### Table 4.3: Digital I/O Characteristics

| Paramet            | Parameter                                                                        |                                | Min       | Мах       | Unit |
|--------------------|----------------------------------------------------------------------------------|--------------------------------|-----------|-----------|------|
| V <sub>OL</sub>    | SDA & SCL Output low voltage                                                     | $I_{sink} = 20 \text{ mA}$     |           | 0.3       | V    |
| V <sub>OL</sub>    | TxA Output low voltage<br>OutA Output low voltage<br>RDY/MCLR Output low voltage | l <sub>sink</sub> = 10 mA      |           | 0.15      | V    |
| V <sub>OH</sub>    | Output high voltage                                                              | I <sub>source</sub> =<br>20 mA | VDD - 0.2 |           | V    |
| V <sub>IL</sub>    | Input low voltage                                                                |                                |           | VDD × 0.3 | V    |
| V <sub>IH</sub>    | Input high voltage                                                               |                                | VDD × 0.7 |           | V    |
| C <sub>b_max</sub> | SDA & SCL maximum bus capacitance                                                |                                |           | 550       | pF   |

# 4.4 I<sup>2</sup>C Characteristics

### Table 4.4: I<sup>2</sup>C Characteristics

| Paramet             | Parameter                                              |              | Min  | Мах  | Unit |
|---------------------|--------------------------------------------------------|--------------|------|------|------|
| f <sub>SCL</sub>    | SCL clock frequency                                    | 1.8 V, 3.3 V |      | 1000 | kHz  |
| t <sub>HD,STA</sub> | Hold time (repeated) START                             | 1.8 V, 3.3 V | 0.26 |      | μs   |
| t <sub>SU,STA</sub> | Setup time for a repeated START                        | 1.8 V, 3.3 V | 0.26 |      | μs   |
| t <sub>HD,DAT</sub> | Data hold time                                         | 1.8 V, 3.3 V | 0    |      | ns   |
| t <sub>SU,DAT</sub> | Data setup time                                        | 1.8 V, 3.3 V | 50   |      | ns   |
| t <sub>SU,STO</sub> | Setup time for STOP                                    | 1.8 V, 3.3 V | 0.26 |      | μs   |
| t <sub>SP</sub>     | Pulse duration of spikes<br>suppressed by input filter | 1.8 V, 3.3 V | 0    | 50   | ns   |



Figure 4.2: I<sup>2</sup>C Mode Timing Diagram





# 5 ProxFusion<sup>®</sup> Module

The IQS323 contains a single ProxFusion<sup>®</sup> module that uses patented technology to measure and process the sensor data.

# 5.1 Channel Options

Self-capacitive, mutual-capacitive, reference tracking and inductive designs are possible with the IQS323.

The below application notes provide background and information on applications where the IQS323 would be a suitable choice.

- > Azoteq Sensing Technologies: AZD004
- > Capacitive Sensing Design Guide: AZD125
- > Inductive Design Layout Guide: AZD115

# 5.2 Low Power Options

The IQS323 offers 4 power modes:

- > Normal power mode (NP)
- > Low power mode (LP)
  - Typically set to a slower rate than NP
- > Ultra-low power mode (ULP)
  - Optimized firmware setup
  - Intended for rapid wake-up from deep sleep on a single channel (e.g. distributed proximity event), enabling immediate button response for an approaching user
  - Other sensor channels are sampled at a slower rate in order to optimize power consumption alt mode
- > Halt mode
  - Deep sleep in which no conversions or processing are done

The NP, LP and ULP power modes are described in the AZD004 application note.

In Halt mode, the IQS323 will remain in a deep sleep state. To exit Halt Mode, a force communications request must be made(see Section 8.13), and the power mode must be changed in the following communications window. For lowest power consumption it is recommended to set the *Halt Mode Report Rate* to 3000ms by writing '3000' to the *Halt Mode Report Rate* register.

The currently active power mode is reported in the System Status register.

# 5.3 Power Mode Selection

The power mode is selected by writing the appropriate value to the *Power Mode* field in the *System Control* register.

In order to optimize power consumption, power modes are stepped when the power mode is set to 'Automatic'. This moves the device to more power efficient modes when no interaction has been detected for a certain configurable time specified by the *Power Mode Timeout* register. Setting the power mode timeout to '0x00' will prevent the chip from lowering the power mode.

In addition to 'Automatic' power mode, the IQS323 power mode switching can also be set to 'Automatic



No ULP'. This functions identically to 'Automatic' mode except the device will never enter Ultra Low Power (ULP) mode.

While the power mode switching is set to either 'Automatic' or 'Automatic No ULP', the IQS323 will return to normal power mode regardless of the current power mode if any events are triggered. Thereafter, the automatic power mode switching will take effect.

### 5.4 Count Value

The sensing measurement returns a counts value for each channel. The counts value is the raw measured signal for a channel. Count values are inversely proportional to capacitance and inductance, and all other outputs are derived from this.

Counts are reported in the *Filtered Counts* registers.

#### 5.4.1 Linearise Counts

If the *Linearise Counts* bit in the *Sensor Setup* register is set, the IQS323 linearises the counts before reporting them. If this option is set, the counts are inverted and the *Invert* bit must be appropriately set to ensure correct channel logic.

It is recommended to linearise the counts, especially when using the Release UI (Section 7.4).

#### 5.4.2 Max Counts

Each channel is limited to having a count value smaller than some limit. The limit is set by the *Max Counts* setting in the *Prox Control* register. If the ATI settings or hardware causes measured count values higher than the limit, the conversion will be stopped, and the maximum value will be read. Limiting the counts prevents the IQS323 from getting stuck under error conditions. The smallest maximum count setting that is above the expected maximum counts under normal operating conditions should be selected.

If the *Linearise Counts* bit in the *Sensor Setup* register is set, it is possible that a counts value greater than the maximum counts will be reported. This is because linearisation of the counts occurs after the maximum counts setting is enforced.

# 5.5 Reference Value/Long-Term Average (LTA)

User interaction is detected by comparing the measured count values to some reference value called the Long Term Average (LTA). The LTA of a sensor is slowly updated to track changes in the environment. During a touch or proximity event, the LTA is frozen.

Channel LTA's are reported in the *Channel X LTA* registers.

#### 5.5.1 Reseed

It is possible that there are situations which would call for a manual reseed of the LTA. A reseed takes the latest measured counts, and seeds the LTA with this value. This updates the LTA to match the latest conditions in the external environment.

A reseed command is given by setting the *Reseed* bit in the *System Control* register. The *Reseed* bit is automatically cleared once the reseed has been completed.





# 5.6 Filter Betas

An Infinite Impulse Response(IIR) filter is applied to the digitized raw input for both the counts value and the LTA.

Damping options for the counts and LTA filters are defined in the *Counts Filter Betas*, *LTA Filter Betas* and *LTA Fast Filter Betas* registers.

Damping factor =  $\frac{\text{Beta}}{256}$ 

The NP filter betas are used when the *Current Power Mode* in the *System Status* register is 'Normal Power'. When the *Current Power Mode* is 'Low Power' or 'Ultra Low Power', the LP filter betas are used.

The *Fast Filter Band* determines when the fast beta filters are used. Fast filtering is applied to the LTA if the channel counts drift away from the LTA in the opposite direction to the sensing direction by more than the *Fast Filter Band*. Once the difference between the counts and LTA is less than the fast filter band the normal filters are used again.

# 5.7 **Proximity and Touch Thresholds**

Each channel has its own independently settable proximity and touch thresholds. These thresholds, along with the channel's counts and LTA, determine whether a channel is in a proximity or touch state. Once a channel enters a proximity or touch state, the relevant *CHx Prox* or *CHx Touch* bits will be set in the *System Status* register, and will remain set until the channel leaves its proximity or touch state.

With non-inverted channel logic and dual direction sensing disabled, a channel will enter the proximity state if

(LTA-Counts) > Prox Threshold

for more than the number of consecutive samples specified by the *Prox Debounce Enter* field in the *Prox Settings* register. The channel will exit the proximity state if the above condition is not met for more than the number of consecutive samples specified by the *Prox Debounce Exit* field. The *Prox Threshold* is set in the *Prox Settings* register.

A channel will enter the touch state if

(LTA-Counts) > Touch Threshold

and exit the touch state if

(LTA-Counts) > (Touch Threshold - Touch Hysteresis)

The Touch Threshold and Touch Hysteresis are set in the Touch Settings register.

Setting a channel's *Invert* bit in the *Sensor Setup* register will invert the logic above. This setting is required because counts increase with user interaction when sensing mutual capacitance and inductance, and decrease when sensing self capacitance.

If the *Dual Direction* bit in the *Sensor Setup* register is set, the proximity and touch thresholds will be



applied in both directions, meaning that a channel will be in a proximity or touch state if

Counts > (LTA + Threshold) or Counts < (LTA - Threshold)

### 5.8 Channel Timeouts

A channel will be reseeded and therefore exit a proximity or touch state if it has been in a proximity or touch state for longer than the relevant time specified by the timeouts in the *Event Timeouts* register<sup>i</sup>.

The times specified by the event timeouts apply to all channels. They can be disabled on a per channel basis using the *CHx Timeout Disable* bits in the *System Control* register.

# 5.9 Automatic Tuning Implementation (ATI)

The ATI is a sophisticated technology implemented in ProxFusion<sup>®</sup> devices to provide optimal performance over a wide range of sensing electrode capacitances and inductance, without modification of external components.

The choice of ATI parameters has a significant impact on channel performance. The ATI algorithm is responsible for selecting each channel's dividers, multipliers and compensation.

When the *ATI Mode* in the *ATI Setup* register is set to 'Full', the *Coarse Fractional Divider*, *Fine Fractional Divider*, *Coarse Fractional Multiplier* and *Fine Fractional Multiplier* fields in the *ATI Multipliers* and *Dividers* register are set by the ATI algorithm using the value in the *ATI Base* register as an input to the algorithm. The coarse parameters are set before the fine parameters. Generally, a lower base value will increase sensitivity.

Each channel's *Compensation Value* and *Compensation Divider* in the channel's *Compensation* register are set by the ATI algorithm using the *ATI Resolution Factor* in the *ATI Setup* register. A higher resolution factor will generally increase sensitivity.

When an ATI is triggered, the algorithm will first adjust the dividers and multipliers so that the counts are as close to the *ATI Base* as possible. The *Compensation Value* and *Compensation Divider* are then adjusted until the counts are as close as possible to the ATI Target, where:

 $\label{eq:attack} \text{ATI Target} = (\text{Counts after dividers and multipliers have been set}) \times \frac{\text{ATI Resolution Factor}}{16}$ 

In certain cases it is desirable to fix some or all of the dividers and multipliers at design time. For these cases, the *ATI Mode* can be set to 'ATI from Fine Fractional Divider', 'ATI from Compensation Divider' or 'Compensation Only'.

For measurements where the conversion frequency is greater than 2 MHz, the *Compensation Value* should be minimised and the *Compensation Divider* should be maximised, or both the *Compensation Value* and the *Compensation Divider* should be set to '0'. This is achieved by setting the *ATI Reso- lution Factor* to '16' with ATI enabled, or disabling ATI and setting both the *Compensation Value* and *Compensation Divider* to '0'.

It is recommended to set the *ATI Mode* to 'Full' and to allow the ATI algorithm to select the dividers, multipliers and compensation.

<sup>&</sup>lt;sup>i</sup> If channel prox and touch timeouts are used then ULP mode should not be used. For automatic power mode switching set the mode to 'Automatic No ULP'.



The ATI algorithm executes in a short time, and therefore goes unnoticed by the user.

# 5.10 Automatic Re-ATI

The IQS323 automatically detects when a channel drifts out of it's design time operating range. To place the channel back into it's expected operating range, a re-ATI is automatically triggered.

When a re-ATI occurs the *ATI Event* bit in the *System Status* register will be set. It is cleared when read by the master through I<sup>2</sup>C.

A re-ATI is executed when the LTA of a channel drifts outside of the *ATI Band*. The band is centered around the ATI Target. The *ATI Band* for all channels is configured in the *ATI Setup* register.

Re-ATI Boundary = ATI Target  $\pm$  ATI Band

For example, suppose that the ATI Target is 800 and that the *ATI Band* selection is 1/8. The ATI band would then be  $\frac{1}{8} \times 800 = 100$  counts. If ATI is enabled, it will be run when:

$$LTA > 900 \text{ or } LTA < 700$$

### 5.11 ATI Error

After the ATI algorithm is executed, a check is done to see if there are any errors. The *ATI Error* bit in the *System Status* register is set if the following is true for any channel after the ATI has completed:

> Counts are outside the Re-ATI Boundary upon completion of the ATI algorithm

A re-ATI will not be automatically triggered if an ATI Error occurs. If an ATI Error occurs the master should manually trigger a re-ATI by setting the *Re-ATI* bit in the *System Control* register. The *Re-ATI* bit is automatically cleared by the IQS323.

# 5.12 Sensor Setup

# 5.12.1 Self Capacitance, Mutual Capacitance and Inductive Measurements

All channels in use must be enabled by setting the *Enable Channel* bit in the channel's *Sensor Setup* register.

To perform a measurement the IQS323 must be configured to output the correct waveform on it's Tx pins. The *PXS Mode* in the *Prox Control* register must be selected for the required type of measurement and the correct Rxs and Txs must be selected in the *Prox Input and Control* and *Sensor Setup* registers. For a self-capacitive measurement, the same CRx and CTx must be selected. For example, if the sensing electrode is connected to CRx0/CTx0, both the *CRx0* bit in the *Prox Input and Control* register and the *CTx0* bit in the *Sensor Setup* register must be selected.

When not using the Reference UI, the *Channel Mode* in the *Channel Setup* register must be set to 'Independent'.

For all measurement types an appropriate conversion frequency must be selected. Section 6.5 provides information on setting the conversion frequency.

For inductive measurements dead time must be disabled by clearing the Dead Time Enable bit in





the *Prox Input and Control* register, and it is recommended to enable the *FOSC Tx Frequency* option in the *Sensor Setup* register and set the *Conversion Frequency Period* in the *Conversion Frequency Setup* register to '0'.

*Wav Pattern 0* and *Wav Pattern 1* in the *Pattern Definitions* register define the waveforms to be output on the CTx pins. *Wav Pattern Select* in the *Pattern Selection and Engine Bias Current* register selects whether *Wav Pattern 0* or *Wav Pattern 1* is output on each CTx pin.

Writing a '0' to a bit in the *Wav Pattern Select* field will output the pattern defined by *Wav Pattern 0* on the corresponding Tx. Likewise, writing a '1' will output the waveform defined by *Wav Pattern 1*. Table 5.1 how the bits in the *Wav Pattern Select* register map to the Txs.

| Table 5.1: 1 | Nav Pattern | Select |
|--------------|-------------|--------|
|--------------|-------------|--------|

| Bit3 | Bit2 | Bit1 | Bit0 |
|------|------|------|------|
| TxA  | CTx2 | CTx1 | CTx0 |

Table 5.2 shows the values to be written to *Wav Pattern 0* and *Wav Pattern 1* for each measurement type. In all cases *Wav Pattern Select* should be set to '0x00'.

#### Table 5.2: Recommended Pattern Values

| Measurement Type   | Wav Pattern 0 | Wav Pattern 1 |
|--------------------|---------------|---------------|
| Self Capacitance   | 0x03          | 0x00          |
| Mutual Capacitance | 0x0E          | 0x00          |
| Inductive          | 0x0B          | 0x00          |

#### 5.12.2 Temperature/Current Measurement

The IQS323 is capable of measuring the external temperature or an external current. The measurement is not very accurate. Depending on the hardware, there are some fringe cases where this type of measurement may be useful.

In most cases, the temperature/current measurement should be disabled by clearing the *Internal Reference* bit in the *Prox Input and Control* register.

#### 5.12.3 Calibration Capacitor

The IQS323 has an internal calibration capacitor (CalCap). The calibration capacitor can be connected to the input of the ProxFusion<sup>®</sup> module and used as a load for a conversion. Typically, the calibration capacitor is used for debugging and characterisation.

When not using the CalCap, the *Calibration Capacitor* field in the *Pattern Definitions* register should be set to '0pF', the *CalCap Rx* and *CalCap Tx* bits in the *Sensor Setup* register should be cleared and *Calibration Capacitor Select* in the *Prox Input and Control* register should be cleared.



# 6 Hardware Settings

#### 6.1 Inactive Rxs

The *Inactive Rxs* in the *Pattern Definitions* register sets the state of any Rxs that are not selected for the currently executing conversion.

For best noise rejection, the Inactive Rxs option should be set to 'VSS'.

# 6.2 **Prox Control Settings**

The *Prox Control* register contains various configuration options for the ProxFusion<sup>®</sup> module. Some of the configuration settings apply to all measurement types.

#### 0v5 Discharge

During a conversion, the reference capacitor (Cs) is charged until the voltage over it reaches some threshold. Once the conversion has completed, the Cs capacitor is fully discharged in preparation for the next conversion.

Setting the *0v5 Discharge* bit will discharge the Cs capacitor to 0.5V instead of 0V. With the *0v5 Discharge* bit set, the charging curve is more linear. However, this can introduce some noise.

For most applications it is recommended to fully discharge the Cs capacitor.

#### Cs Size

The size of the Cs capacitor is selected using the Cs Size option.

The Cs capacitor can be either 40pF or 80pF. Selecting between the 40pF and 80pF options puts the measurement into different operating regions.

For most applications, using the 80pF *Cs Size* option is appropriate.

#### S/H Bias Select

A mutual capacitance conversion makes use of Sample and Hold (S/H) circuitry. The *S*/*H Bias Select* option selects how aggressively the S/H circuit holds after sampling.

The *S/H Bias Select* setting should be set to 10uA.

# 6.3 Engine Bias Current

A constant bias current can be applied at the input to the ProxFusion<sup>®</sup> module during conversions. The bias current is enabled by setting the *Prox Engine Bias Current* bit in the *Prox Input and Control* register. The current is selected using the *Engine Bias Current* and *Engine Bias Current Trim* values in the *Patten Selection and Engine Bias Current* register.

In certain cases, the bias current can be used to bias a measurement setup. This moves the operating point of the measurement. It is recommended to disable the bias current for all measurements unless otherwise advised by an Azoteq engineer.



# 6.4 Dead Time

Setting the *Dead Time Enable* bit in the *Prox Input and Control* register will add a period of dead time between the charge and transfer phases in every conversion. This allows the ProxFusion<sup>®</sup> module time to switch in and out its measurement circuitry.

Dead time should always be enabled for capacitance measurements, and disabled for inductive measurements.

# 6.5 Conversion Frequency

The charge transfer frequency ( $f_{xfer}$ ) is set using the *Conversion Frequency Fraction* and *Conversion Frequency Period* fields in the *Conversion Frequency Setup* register. For high resistance sensors, it might be needed to decrease  $f_{xfer}$ .

It is recommended to always set the *Conversion Frequency Fraction* to '127' and to select the conversion frequency with the *Conversion Frequency Period*.

The *Dead Time Enable* option in the *Prox Input and Control* register must be considered when setting the conversion frequency. See the description for the *Conversion Frequency Setup* register in the memory map for details.

### 6.6 Reset

#### 6.6.1 Reset Indication

After a reset, the *Reset Event* bit in the *System Status* register will be set to indicate a reset event occurred. The *Reset Event* bit is cleared when the master sets the *ACK Reset* bit in the *System Control* register. Under a reset condition communication windows will continuously be opened by the IQS323.

After a reset event, the chip's settings revert to their start-up values. To recover, the master must first acknowledge the reset event by setting the *ACK Reset* bit, and then re-write all the application settings to the IQS323 over I<sup>2</sup>C.

While the *Reset Event* bit is set:

- > The device will not be able to enter I<sup>2</sup>C event mode
- > ATI will take much longer to complete, since communication windows are continuously being opened

#### 6.6.2 Software Reset

The IQS323 can be forced to reset by setting the *Soft Reset* bit in the *System Control* register.

#### 6.6.3 Hardware Reset

Pulling the Ready / Master Clear (RDY/MCLR) pin low will hard reset the device. When a communications window is open, the IQS323 disables MCLR functionality and pulls RDY/MCLR low. Therefore, the master cannot hard reset the IQS323 when RDY/MCLR is low.

For MCLR reset levels see Section 4.2.





# 7 Additional Features

# 7.1 OutA Functionality

*OutA* is a push-pull output pin and can be used either as a general purpose output pin or as an event indicator. The *OutA Mask* register controls the behaviour of OutA.

### 7.1.1 OutA as a General Purpose Output

Writing a value of '0x0000' to *OutA Mask* will set the state of OutA to low (0V). Writing a value of '0x7FFF' to *OutA Mask* will set the state of OutA to high (VDD). Any other value will result in the behaviour outlined in Section 7.1.2.

#### 7.1.2 OutA as an Event Indicator

If the *Total Channels* field in the *Slider Setup and Calibration* register is set to zero, the *OutA Mask* register selects which event in the *System Status* register controls OutA.

If *Total Channels* is greater than zero, the slider is enabled and the *OutA Mask* register selects which event in the *Gesture Status* register controls OutA.

In both cases OutA can be configured as either active high or active low using the most significant bit (bit 15) in the *OutA Mask* register. Setting the most significant bit to '1' will configure OutA as an active low pin while setting it to '0' will configure it as active low.

For example, suppose OutA is required to be low during a HOLD slider event and low otherwise. With the slider configured, the *OutA Mask* register selects from the events in the *Gesture Status* register. Since OutA should go low during a HOLD event and high otherwise, OutA must be configured to be active low and the HOLD event should be selected by setting the fifth bit in the *OutA Mask* register. Therefore the value '0x8020' should be written to the *OutA Mask* register.

# 7.2 Slider

The IQS323 is capable of processing a slider with on chip gesture recognition. A single channel slider can be used to do on chip tap and hold recognition for a single channel.

Slider events can be indicated using OutA. For more details on configuring this functionality, see Section 7.1.2.

Enabled gestures are reported in the *Gesture Status* register. The position of the touch on the slider is reported in the *Slider Position* register.

#### 7.2.1 Setup

Any channels used for the slider must be set up as described in Section 5.12. If 3 mutual capacitance channels are used in a slider, TxA must be used as a shared Tx.

The slider is enabled by setting the *Total Channels* field in the *Slider Setup and Calibration* register to a non-zero value and enabling the slider channels by setting the *Channel X Enable* bits in the *Enable Mask* register.

The *Enable Status Pointer* register must be set correctly. This activates the slider when any of the enabled channels are in touch. Take note of the different status pointers for the different order codes.





The *Delta Links* registers determine the order in which the channels are processed. For example, if channel 1 is the first element in the slider, the *Delta Link 0* register must be set to '0x472' (for order codes with the Release UI).

The *Slider Resolution* register defines the output range of the slider position. The gesture setup registers must be set in accordance with the *Slider Resolution*. The touch position ranges from 0 to the *Slider Resolution*, where 0 is the start of the first slider element and the *Slider Resolution* is the end of the last slider element.

The Upper Calibration Value field in the Slider Calibration and Bottom Speed register and the Lower Calibration Value field in the Slider Setup and Calibration register are used to offset the end-points of the slider position so that they match the end-points of the physical slider.

The slider output position is dynamically filtered based on the *Slow/Static Beta* in the *Slider Setup and Calibration* register, the *Bottom Speed* field in the *Calibration and Bottom Speed* register and the value in the *Slider Top Speed* register. The *Slider Top Speed* and *Bottom Speed* are specified in pixels per sample period. Figure 7.1 shows the behaviour of the dynamic filter.



Figure 7.1: Slider filtering when the Static Filter bit is not set

If the *Static Filter* bit in the *Slider Setup and Calibration* register is set, the *Slow/Static Beta* is used to filter the slider position regardless of the touch's movement speed.

#### 7.2.2 Gestures

The IQS323 does on chip gesture recognition when a slider is enabled.

All gestures are configurable and can be individually enabled using the *Gesture Enable* register. Gestures are reported in the *Gesture Status* register.

The recognised gestures are:

- > Single Tap
- > Swipe
- > Flick
- > Hold





Gesture parameters are specified in pixels and milliseconds.

For any gesture to be reported, a touch must be registered for at least as long as the value in the *Minimum Time* register. This prevents false touches from triggering the gestures.

#### Tap and Hold

A tap gesture will be reported if the touch lasts longer than the *Minimum Time* but less than the time specified in the *Maximum Tap Time* register, and the touch does not move further than the value in the *Maximum Tap Distance* register from its starting point. The tap will be reported only for the cycle in which it is detected.

Similarly, a hold will be reported if the touch lasts longer than both the *Minimum Time* and the time specified in the *Minimum Hold Time* register, and the touch does not move more than the *Maximum Tap Distance* from its starting point. Once a hold is detected, it will be continuously reported until the touch is released.

#### Swipe and Flick

Swipe and flick gestures are reported if there is a touch lasting longer than the *Minimum Time*, and the touch moves further from its starting point than the value in the *Minimum Swipe Distance* register. Given that the above conditions have been met, if the touch is released before the time specified in the *Maximum Swipe Time* register, a flick is reported. Otherwise, a swipe is reported.

Swipes and flicks are reported only in the cycle in which they are detected.

# 7.3 Reference UI

The IQS323 implements a Reference User Interface (Reference UI).

A reference channel adjusts the LTA of the primary sensing channel by subtracting the change in LTA of the reference channel from the LTA of the primary sensing channel. This subtraction is done when the primary sensing channel is in a touch or proximity state. The Reference UI eliminates the effect of count drift on the measurement.

For example, in wear detect applications the dielectric parameters of the PCB and sensor elements are likely to change over time, resulting in poor sensor performance. By using the Reference UI, the drift in counts due to temperature and/or humidity is accounted for and the sensor performance is not affected by the temperature change.

The reference channel sensor should be exposed to the same conditions as the sensing channel, and the user should not be able to affect the counts of the reference channel.

A single reference channel can be configured to have multiple follower channel's. However, a follower channel cannot have multiple references.

See the AZD125 application note for details on designing a reference channel.

#### 7.3.1 Setting Descriptions

The *Channel Setup* register contains the parameters *Channel Mode*, *Reference Sensor ID* and *Follower Event Mask*. The *Follower Weight* is defined in the *Follower Weight* register.

Table 7.1 describes these settings.



#### Table 7.1: Reference UI Setting Descriptions

| Setting             | Description                                                                                                                                                                                                                                                                                                                                                                                                             | Options                                                     |
|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|
| Channel mode        | Configure channel as reference or follower                                                                                                                                                                                                                                                                                                                                                                              | Independent<br>Reference<br>Follower                        |
| Reference Sensor ID | If a channel is selected as a follower then its <i>Reference Sensor ID</i> should be set to select which channel acts as a reference for it.                                                                                                                                                                                                                                                                            | Set to the channel number of the desired reference channel. |
| Follower Event Mask | The reference channel should not ATI if the follower is in a proximity or touch state. This mask must be set to select the follower's <i>Prox</i> and <i>Touch</i> flags in the <i>System Status</i> register so that ATI is disabled for the reference channel when the follower is in a proximity or touch state. The <i>Follower Event Mask</i> only needs to be set if the channel is setup as a reference channel. |                                                             |
| Follower Weight     | If the channel is set as a follower channel,<br>this value determines how aggressively it will<br>track the reference channel adjustment.                                                                                                                                                                                                                                                                               | Register value/4096                                         |

### 7.3.2 Example Setup

In an example Reference UI setup Channel 0 is set as the follower and Channel 1 is configured as a reference.

Since Channel 0 is the follower and Channel 1 is the reference, the *Reference Sensor ID* for Channel 0 should be set to '0x01'. This selects Channel 1 as a reference for Channel 0.

The *Reference Sensor ID* is not used if the *Channel Mode* is set to 'Reference'. Therefore Channel 1's *Reference Sensor ID* is not used and must be set to '0x00'.

Since Channel 1 is the reference, its *Follower Event Mask* must be set to disable ATI on Channel 1 when Channel 0 is in a proximity or touch state. Channel 0's *Prox* and *Touch* flags are the first and second bits of the upper byte of the *System Status* register. To select them, the first and second bits of the *Follower Event Mask* should be set to 1. Therefore, 0x03 should be written to *Follower Event Mask* for Channel 1.

The *Follower Event Mask* is not used if the *Channel Mode* is set to 'Follower'. Therefore Channel 0's *Follower Event Mask* is not used and must be set to '0x00'.

A *Follower Weight* must be set for the follower channel. Its value is application specific. Setting the register value to '4096' will result in the follower channel directly tracking the reference. A value greater than 4096 will cause the follower to track the reference aggressively while a value less than 4096 results in slower tracking. The AZD125 application note describes the process of selecting an appropriate *Follower Weight*.



#### Table 7.2: Reference UI Example Settings

| Setting             | Channel 0      | Channel 1 |
|---------------------|----------------|-----------|
| Channel mode        | Follower       | Reference |
| Reference Sensor ID | 0x01           | 0x00      |
| Follower Event Mask | 0x00           | 0x03      |
| Follower Weight     | Bit value/4096 | 0x00      |

# 7.4 Release UI

The Release User Interface (Release UI) allows for the detection and release of long term touch and proximity events. In order to do this, the Release UI makes use of an additional LTA, called the Activation LTA. The Activation LTA for a channel can be read from the *Channel X Activation LTA* registers. Unlike the standard LTA, the Activation LTA is continuously updated, even when the channel is in a proximity or touch state. The Activation LTA is filtered using an IIR beta filter. The filter parameters are defined in the *Activation LTA Filter Betas* register.

When a touch or proximity event is detected the LTA is frozen but the Activation LTA is still updated. When the difference between the counts and Activation LTA is smaller than the value of the Activation Settling Threshold in the Events Enable and Activation Settling Threshold nregister for more than number of consecutive samples specified by the Delta Snapshot Sample Delay field in the Release UI Settlings register, the absolute delta between the LTA and counts values is recorded and stored in the channel's Delta Snapshot register.

A percentage of the Delta Snapshot, as defined by the *Release Delta Percentage* in the *Release UI Settings* register, is used to exit the touch and proximity states.

lf

$$(\text{Counts - Activation LTA}) > \left(\text{Delta Snapshot} \times \frac{\text{Release Delta Percentage}}{128}\right)$$

the channel is reseeded and therefore any touch or proximity states are exited.

The Release UI implementation allows for the detection of long term touch events by exiting a touch or proximity state based on the rate at which counts change rather than by comparing the counts to a fixed threshold.

For order codes implementing the Release UI, the Release UI is enabled by setting the *Release UI Enable* bit in the *Sensor Setup* register.

# 7.5 Movement UI

The Movement User Interface (Movement UI) is designed to detect movement<sup>i</sup>. This is useful in wear detection applications where there is a distinction between long term touch events in which movement is seen on the channel and long term touch events in which no movement is seen on the channel.

For example, a watch worn on a user's wrist will experience variation in counts while in touch. The same watch left on a table could also be in touch but no variation in counts will be seen.

A channel with the Movement UI enabled tracks an additional LTA called the Movement LTA. The

<sup>&</sup>lt;sup>i</sup> ULP mode must not be used with the Movement UI. For automatic power mode switching set the mode to 'Automatic No ULP'.



Movement LTA for a channel can be read from the *Channel X Movement LTA* registers. The Movement LTA is continuously updated even when the channel is in a proximity or touch state.

When the difference between the counts and Movement LTA is greater than the *Movement Threshold* in the *Movement UI Settings* register for more than the number of consecutive samples set by the *Movement Debounce Enter* setting, the *Channel X Movement Status* bits in the *Movement Status* register are set.

When the difference between the counts and Movement LTA is less than the *Movement Threshold* for more than the number of consecutive samples set by the *Movement Debounce Exit* setting, the *Channel X Movement Status* bits in the *Movement Status* register are cleared.

Movement is indicated by there being significant variation in counts. When movement is occurring, the *Channel X Movement Status* bits will constantly be set and cleared as the difference between the counts and Movement LTA continuously changes. When movement stops, the Movement LTA will eventually reach the counts value and the *Channel X Movement Status* bits will be cleared.

If a channel's *Movement Status* bit has been cleared for longer than the time specified by the *Movement Timeout* register, the channel is reseeded and its touch and proximity states are cleared.

A channel with the Movement UI enabled will remain in a touch state while there is movement, and will exit the touch state and re-calibrate itself to the external environment if there is no movement.

The Movement LTA is filtered using an IIR beta filter. The filter beta values are set in the *Movement LTA Filter Betas* register.

Together with the *Movement Threshold*, the Movement LTA Betas can be adjusted to set how much movement is required to prevent a touch state from timing out and reseeding.

For order codes implementing the Movement UI, the Movement UI is enabled by setting the *Movement UI Enable* bit in the *Sensor Setup* register.

# 7.6 Watchdog Timer

The IQS323 implements a hardware watchdog timer. The watchdog timer is set to expire after 255ms if not kicked and will trigger a software reset upon expiration.

During I<sup>2</sup>C communication the IQS323 kicks the watchdog timer whenever a byte level read or write occurs. Therefore, if the master initiates communication by sending an I<sup>2</sup>C START condition and does not complete the I<sup>2</sup>C transaction, the IQS323 will reset after 255ms.

The  $I^2C$  transaction is completed either when an  $I^2C$  STOP notification is sent by the master or when the master ends the communication as described in Section 8.9.

Outside of a communications window, the IQS323 will automatically kick the watchdog every cycle. The master is not required to manually kick the watchdog.





# 8 I<sup>2</sup>C Interface

# 8.1 I<sup>2</sup>C Module Specification

The device supports a standard two wire  $I^2C$  interface with the addition of a ready (RDY) line. Byte level clock stretching is allowed. The communications interface of the IQS323 supports the following:

- > Fast-mode-plus standard  $I^2C$  up to 1 MHz.
- > Streaming data as well as event mode.

The IQS323 implements 8-bit addressing with 2 bytes at each address.

# 8.2 I<sup>2</sup>C Address

The 7 bit I<sup>2</sup>C address is determined by the order code. For available I<sup>2</sup>C addresses, see Section 10.

For every order code, the IQS323 will also acknowledge an additional debug I<sup>2</sup>C address. The debug address is for debugging purposes only and should not be used during normal operation. The debug address is the primary address with the least significant bit inverted. For example, the primary address for IQS323-001 is 0x44 and its debug address is 0x45.

# 8.3 I<sup>3</sup>C Compatibility

This device is not compatible with an I<sup>3</sup>C bus due to clock stretching allowed for data retrieval.

# 8.4 Communication During ATI

Provided the *Reset Event* bit in the *System Status* register is not set, I<sup>2</sup>C communications are disabled for the duration of the ATI process.

# 8.5 Memory Map Addressing and Data

The memory map implements 8-bit addressing. Data is formatted as 16-bit words meaning that two bytes are stored at each address. For example, address 0x10 will provide two bytes. The next two bytes read will be from address 0x11.

The 16-bit data is sent in little endian byte order (least significant byte first).

# 8.6 Ready (RDY) Indicator

The IQS323 has an open-drain active low RDY signal to inform the master that updated data is available. It is optimal for the master to use this as an interrupt input and initiate  $I^2C$  communication only when the RDY signal is low.

The RDY line also serves as an reset pin. Reset functionality is described in Section 6.6.3.

# 8.7 Communications Window

When the device has data for the master, it will pull the RDY line low. This indicates that the device has opened its communications window and is expecting the master to address it. When the communication window is closed the IQS323 releases the RDY line. For information on when the communications window is closed see Section 8.9.





Transfer of data between the master and slave must occur during the communications window (RDY is low). If the master wishes to initiate communication outside of a communications window (RDY is high), a force communications request must be made. Section 8.13 describes the force communications request sequence.

# 8.8 I<sup>2</sup>C Transaction Timeout

If the communication window is not serviced within the time specified in milliseconds by the  $l^2C$  Transaction Timeout register, the communications window is closed (RDY goes high) and processing continues as normal. This allows the system to continue and keep reference values up to date even if the master is not responsive. However, the data for the closed window will be lost. The default  $l^2C$  Transaction Timeout is set to 200ms. The  $l^2C$  Transaction Timeout must be between 2ms and 230ms. The  $l^2C$  Transaction Timeout is measured from the start of the communications window (RDY goes low).

Once communication between the master and the IQS323 has begun (START condition on  $I^2C$  lines), the  $I^2C$  transaction timeout is disabled leaving the watchdog timer in control. For more information on the behaviour of the device under these conditions see Section 7.6.

# 8.9 Terminate Communication

A standard I<sup>2</sup>C STOP will close the current communication window.

If the *Stop Bit Disable* bit in the *I2C Settings* register is set, the device will not respond to a standard  $I^2C$  STOP. The communication window must be terminated using the end communications command (0xFF) shown in Figure 8.1.



Figure 8.1: Force Stop Communication Sequence

# 8.10 Invalid Communications Return

The device will give an invalid communication response (0xEE) under the following conditions:

- > The host is trying to read from a memory map register that does not exist.
- > The host is trying to read from the device outside of a communication window (i.e. while RDY = high)

# 8.11 I<sup>2</sup>C Interface

The IQS323 has 2  $I^2C$  interface types. The  $I^2C$  interface is selected using the *Interface Selection* bit in the *System Control* register.



# 8.11.1 I<sup>2</sup>C Streaming

In I<sup>2</sup>C streaming mode data is constantly reported at the relevant power mode report rate specified in milliseconds by the *Normal Power Report Rate*, *Low Power Report Rate* and *Ultra Low Power Report Rate* registers.

In ULP power mode the report rate is

(Auto Prox Cycle Select  $\times$  Ultra Low Power Report Rate)ms

Where Auto Prox Cycle Select is defined in the Prox Input and Control register.

See Section 5.2 for a more detailed description of the ULP power mode.

# 8.11.2 I<sup>2</sup>C Event Mode

In event mode the RDY line will only go low when one or more of the enabled events are triggered or if the device resets. This is usually enabled since the master does not want to be interrupted unnecessarily during every cycle if no activity occurred.

# 8.12 Event Mode Communication

To enter event mode, the *Reset Event* bit in the *System Status* register must not be set. Reset behaviour is described in Section 6.6.1.

Enabled events are reported in the *System Status* register when triggered. Global events can be individually enabled by setting the relevant bit in the *Events Enable* register.

The global event flags are cleared when the master reads them via I<sup>2</sup>C. When they are set, the IQS323 will continuously provide ready windows.

| Event     | Trigger Condition                                   |
|-----------|-----------------------------------------------------|
| ATI Error | There has been an error during the ATI process      |
| ATI Event | ATI has been triggered                              |
| Power     | Power mode has changed                              |
| Slider    | A slider gesture has been detected                  |
| Prox      | Any channel has entered or exited a proximity state |
| Touch     | Any channel has entered or exited a touch state     |

#### Table 8.1: Events Descriptions

# 8.13 Force Communication

Ideally, communication with the IQS323 should only be initiated in a RDY window. In event mode RDY windows are only provided when an event is reported. In event mode it may be required to change device settings or query the device immediately. A communication request described in the figure below will force a RDY window to open. The minimum and maximum time between the communication



request and the opening of a RDY window ( $t_{wait}$ ) is application specific. The typical values of  $t_{wait}$  are 0.1ms  $\leq t_{wait} \leq 45 ms^i$ .

The communication request sequence is shown in Figure 8.2.



# Figure 8.2: Force Communication Sequence

# 8.14 Read/Write Check Disable

By default, some registers such as the counts and LTA values are read only. Writing to these registers over I<sup>2</sup>C will have no effect. Setting the *Read/Write Check Disable* bit in the *I2C Settings* register will allow the master to write to any register and force its value.



# 9 Memory Map Register Descriptions

| Address     | Data (16bit)                                              | Notes                              |
|-------------|-----------------------------------------------------------|------------------------------------|
| 0x00 - 0x09 | Version details                                           | See Appendix A.1                   |
| Read Only   | System Information                                        |                                    |
| 0x10        | Systems Status                                            | See Appendix A.2                   |
| 0x11        | Gestures                                                  | See Appendix A.3                   |
| 0x12        | Slider Position                                           | 16-bit value                       |
| 0x13        | Channel 0 Filtered Counts                                 |                                    |
| 0x14        | Channel 0 LTA                                             |                                    |
| 0x15        | Channel 1 Filtered Counts                                 | 16-bit value                       |
| 0x16        | Channel 1 LTA                                             |                                    |
| 0x17        | Channel 2 Filtered Counts                                 |                                    |
| 0x18        | Channel 2 LTA                                             |                                    |
| Read Only   | Release UI / Movement UI                                  |                                    |
| 0x20        | Channel 0 Activation LTA / Channel 1 Movement LTA         |                                    |
| 0x21        | Channel 1 Activation LTA / Channel 1 Movement LTA         | 16-bit value                       |
| 0x22        | Channel 2 Activation LTA / Channel 2 Movement LTA         |                                    |
| 0x23        | Channel 0 Delta Snapshot / Movement Status                | 16 bit value / See<br>Appendix A.4 |
| 0x24        | Channel 1 Delta Snapshot / Not applicable for Movement UI | 16-bit value                       |
| 0x25        | Channel 2 Delta Snapshot / Not applicable for Movement UI | TO-DIL VAIUE                       |
| Read/Write  | Sensor 0 Setup                                            |                                    |
| 0x30        | Sensor Setup 0                                            | See Appendix A.5                   |
| 0x31        | Conversion Frequency Setup                                | See Appendix A.6                   |
| 0x32        | Prox Control                                              | See Appendix A.7<br>Appendix A.8   |
| 0x33        | Prox Input and Control                                    | See Appendix A.9                   |
| 0x34        | Pattern Definitions                                       | See Appendix A.10                  |
| 0x35        | Pattern Selection and Engine Bias Current                 | See Appendix A.1                   |
| 0x36        | ATI Setup                                                 | See Appendix A.12                  |
| 0x37        | ATI Base                                                  | 16-bit value                       |
| 0x38        | ATI Multipliers Selection                                 | See Appendix A.13                  |
| 0x39        | Compensation                                              | See Appendix A.14                  |
| Read/Write  | Sensor 1 Setup                                            |                                    |
| 0x40        | Sensor Setup                                              | See Appendix A.5                   |
| 0x41        | Conversion Frequency Setup                                | See Appendix A.6                   |
| 0x42        | Prox Control                                              | See Appendix A.7<br>Appendix A.8   |
| 0x43        | Prox Input and Control                                    | See Appendix A.9                   |
| 0x44        | Pattern Definitions                                       | See Appendix A.10                  |
| 0x45        | Pattern Selection and Engine Bias Current                 | See Appendix A.1                   |
| 0x46        | ATI Setup                                                 | See Appendix A.12                  |
| 0x47        | ATI Base                                                  | 16-bit value                       |
| 0x48        | ATI Multipliers and Dividers                              | See Appendix A.13                  |
| 0x49        | Compensation                                              | See Appendix A.14                  |
| Read/Write  | Sensor 2 Setup                                            |                                    |
| 0x50        | Sensor Setup                                              | See Appendix A.5                   |
| 0x51        | Conversion Frequency Setup                                | See Appendix A.6                   |
| 0x52        | Prox Control                                              | See Appendix A.7<br>Appendix A.8   |
|             | Prox Input and Control                                    | See Appendix A.9                   |



| Pattern Definitions Pattern Selection and Engine Bias Current ATI Setup | See Appendix A.10<br>See Appendix A.11                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
|-------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| -                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
| ATI Setup                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
| An detup                                                                | See Appendix A.12                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
| ATI Base                                                                | 16-bit value                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
| ATI Multipliers and Dividers                                            | See Appendix A.13                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
| Compensation                                                            | See Appendix A.14                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
| Channel 0 Setup                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
| Channel 0 Setup                                                         | See Appendix A.15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
| Prox Settings                                                           | See Appendix A.16                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
| Touch Settings                                                          | See Appendix A.17                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
| Follower Weight                                                         | See Appendix A.18                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
| Movement UI Settings (For order codes with Movement UI)                 | See Appendix A.19                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
| Channel 1 Setup                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
|                                                                         | See Appendix A.15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
|                                                                         | See Appendix A.16                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
|                                                                         | See Appendix A.17                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
|                                                                         | See Appendix A.18                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
| · · · · · · · · · · · · · · · · · · ·                                   | See Appendix A.19                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
| •••                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
|                                                                         | See Appendix A.15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
|                                                                         | See Appendix A.16                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
|                                                                         | See Appendix A.17                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
| ·                                                                       | See Appendix A.18                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
| ·                                                                       | See Appendix A.19                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
|                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
| *                                                                       | See Appendix A.20                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
|                                                                         | See Appendix A.20                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
| •                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
|                                                                         | 16-bit value                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
|                                                                         | See Appendix A.22                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
|                                                                         | See Appendix A.23                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
|                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
|                                                                         | See Appendix A.24                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
|                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
|                                                                         | Set to '0x00'                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
|                                                                         | 3et to 0x00                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |
|                                                                         | Cao Annandiy A OF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
|                                                                         | See Appendix A.25                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
|                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
| -                                                                       | 16-bit value (ms)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
|                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
|                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
| •                                                                       | 16-bit value                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
|                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
|                                                                         | See Appendix A 06                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
|                                                                         | See Appendix A.26                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
|                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
|                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
|                                                                         | See Appendix A.29                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
| Fast Filter Band                                                        | 16 bit value                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
| System Control                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
|                                                                         | ATI Multipliers and Dividers<br>Compensation<br>Channel 0 Setup<br>Prox Settings<br>Touch Settings<br>Follower Weight<br>Movement UI Settings (For order codes with Movement UI)<br>Channel 1 Setup<br>Prox Settings<br>Touch Settings<br>Follower Weight<br>Movement UI Settings (For order codes with Movement UI)<br>Channel 2 Setup<br>Channel 2 Setup<br>Channel 2 Setup<br>Channel 2 Setup<br>Prox Settings<br>Touch Settings<br>Follower Weight<br>Movement UI Settings (For order codes with Movement UI)<br>Stider Config<br>Slider Setup and Calibration<br>Slider Config<br>Slider Setup and Calibration<br>Slider Top Speed<br>Slider Resolution<br>Enable Mask<br>Enable Status Pointer<br>Delta Link 0<br>Delta Link 1<br>Delta Link 1<br>Delta Link 2<br>Reserved<br>Gesture Config<br>Gesture Enable<br>Minimum Time<br>Maximum Tap Time<br>Maximum Tap Distance<br>Minimum Swipe Time<br>Maximum Swipe Distance<br>Minimum Swipe Distance<br>Filter Betas<br>LTA Filter Betas<br>LTA Filter Betas<br>LTA Filter Betas<br>LTA Filter Betas<br>Activation/Movement LTA Filter Betas |  |  |



| 0xC1       | Normal Power Mode Report Rate                    |                                       |  |  |
|------------|--------------------------------------------------|---------------------------------------|--|--|
| 0xC2       | Low Power Mode Report Rate                       | 16-bit value (ms)                     |  |  |
| 0xC3       | Ultra Low Power Mode Report Rate Range: 0 - 3000 |                                       |  |  |
| 0xC4       | Halt Mode Report Rate                            |                                       |  |  |
| 0xC5       | Power Mode Timeout                               | 16-bit value (ms)<br>Range: 0 - 65000 |  |  |
| Read/Write | General                                          |                                       |  |  |
| 0xD0       | OutA Mask                                        | See Section 7.1                       |  |  |
| 0xD1       | I <sup>2</sup> C Transaction Timeout             | 16 bit value (ms)<br>Range: 2 - 230   |  |  |
| 0xD2       | Event Timeouts                                   | See Appendix A.31                     |  |  |
| 0xD3       | Events Enable and Activation Settling Threshold  | See Appendix A.32 /<br>Appendix A.33  |  |  |
| 0xD4       | Release UI Settings / Movement Timeout           | See Appendix A.34 /<br>Appendix A.35  |  |  |
| Read/Write | I <sup>2</sup> C Settings                        |                                       |  |  |
| 0xE0       | I <sup>2</sup> C Setup                           | See Appendix A.36                     |  |  |
| 0xE1       | Hardware ID                                      | See Appendix A.37                     |  |  |



# **10 Ordering Information**

# 10.1 Ordering Code

IQS323 zzz ppb

| IC NAME               |     | IQS323 |     |                                                                                                                          |
|-----------------------|-----|--------|-----|--------------------------------------------------------------------------------------------------------------------------|
| DEFAULT CONFIGURATION | ZZZ | =      | 001 | I <sup>2</sup> C address = 0x44.<br>3 button self capacitance with<br>Release UI, configurable via I <sup>2</sup> C.     |
|                       |     |        | 002 | I <sup>2</sup> C address = 0x58.<br>3 button self capacitance with<br>Release UI, configurable via I <sup>2</sup> C.     |
|                       |     |        | A01 | I <sup>2</sup> C address = 0x44.<br>3 button self capacitance with<br>Movement UI, configurable via<br>I <sup>2</sup> C. |
| PACKAGE TYPE          |     | =      | CS  | WLCSP11 package                                                                                                          |
|                       | рр  | =      | QF  | QFN20 package                                                                                                            |
|                       |     | =      | DN  | DFN12 package (On special or-<br>der only <sup>i</sup> )                                                                 |
| BULK PACKAGING        | b   | =      | R   | WLCSP11 Reel (3000pcs/reel)<br>QFN20 Reel (2000pcs/reel)<br>DFN12 Reel (6000pcs/reel)                                    |

Figure 10.1: Order Code Description

Example : IQS323-001QFR

Throughout this document, generic order codes are referenced by only the device name and default configuration. For example, IQS323-00x refers to all versions with the Release UI, all package types and all bulk packaging options.

<sup>i</sup> Special order codes are subject to larger minimum order quantities, longer lead times and are non-cancelable, non-returnable.





# 10.2 Top Marking

# 10.2.1 WLCSP11 Package Marking



Figure 10.2: IQS323-WLCSP11 Package Top Marking

### 10.2.2 DFN12 Package Marking Options



Figure 10.3: IQS323-DFN12 Package Top Marking



Figure 10.4: IQS3dd-DFN12 Package Top Marking






## 10.2.3 QFN20 Package Marking Options



Figure 10.6: IQS323-QFN20 Package Top Marking





## **11** Package Specification

## 11.1 Package Outline Description – WLCSP11

This package outline is specific to order codes ending in WLCSP.



Figure 11.1: WLCSP11 (1.48x1.08) Package Outline Visual Description

| Dimension | Min   | Nom       | Мах   |  |  |  |  |
|-----------|-------|-----------|-------|--|--|--|--|
| A         | 0.303 | 0.345     | 0.387 |  |  |  |  |
| A1        | 0.076 | 0.090     | 0.104 |  |  |  |  |
| A2        | 0.227 | 0.255     | 0.283 |  |  |  |  |
| D         | 1.46  | 1.48      | 1.50  |  |  |  |  |
| E         | 1.06  | 1.08      | 1.10  |  |  |  |  |
| D1        |       | 1.05 BSC  |       |  |  |  |  |
| E1        |       | 0.700 BSC |       |  |  |  |  |
| b         | 0.136 | 0.160     | 0.184 |  |  |  |  |
| е         |       | 0.350 BSC |       |  |  |  |  |

#### Table 11.1: WLCSP11 (1.48x1.08) Package Outline Visual Description (mm)



## 11.2 Package Footprint Description – WLCSP11



Figure 11.2: WLCSP11 Recommended Footprint





## 11.3 Package Outline Description – DFN12





#### Table 11.2: DFN (3x3)-12 Package Outline Visual Description (mm)

| Dimension | Min  | Nom       | Мах  |  |  |  |  |  |
|-----------|------|-----------|------|--|--|--|--|--|
| А         | 0.70 | 0.75      | 0.80 |  |  |  |  |  |
| A1        | 0.00 |           | 0.05 |  |  |  |  |  |
| A2        |      | 0.203 REF |      |  |  |  |  |  |
| D         | 2.95 | 3.00      | 3.05 |  |  |  |  |  |
| E         | 2.95 | 3.00      | 3.05 |  |  |  |  |  |
| D1        | 2.35 | 2.40      | 2.45 |  |  |  |  |  |
| E1        | 1.65 | 1.70      | 1.75 |  |  |  |  |  |
| J         |      | 2.50 REF  |      |  |  |  |  |  |
| L         | 0.40 | 0.45      | 0.50 |  |  |  |  |  |
| b         | 0.18 | 0.23      | 0.28 |  |  |  |  |  |
| е         |      | 0.50 BSC  |      |  |  |  |  |  |



## 11.4 Package Footprint Description – DFN12



Figure 11.4: DFN12 Recommended Footprint





## 11.5 Package Outline Description – QFN20 (QFR)



| Dimension | Min  | Nom       | Max  |
|-----------|------|-----------|------|
| А         | 0.50 | 0.55      | 0.60 |
| A1        | 0    | 0.02      | 0.05 |
| A3        |      | 0.152 REF |      |
| b         | 0.15 | 0.20      | 0.25 |
| D         | 2.95 | 3.00      | 3.05 |
| E         | 2.95 | 3.00      | 3.05 |
| D1        | 1.60 | 1.70      | 1.80 |
| E1        | 1.60 | 1.70      | 1.80 |
| е         |      | 0.40 BSC  |      |
| L         | 0.25 | 0.30      | 0.35 |

#### Table 11.3: QFR (3x3)-20 Package Outline Dimensions [mm]



## 11.6 Package Footprint Description – QFN20



Figure 11.6: QFN20 Recommended Footprint



## 11.7 Tape and Reel Specifications



Figure 11.7: Tape and Reel Specification

#### Table 11.4: Tape and reel Specifications

| Package Type | Pins | Reel Diameter<br>(mm) | Reel<br>Width<br>(mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|------|-----------------------|-----------------------|------------|------------|------------|------------|-----------|------------------|
| WLCSP11      | 11   | 179                   | 8.4                   | 1.35       | 1.75       | 0.5        | 4          | 8         | Q2               |
| DFN12        | 12   | 330                   | 12.4                  | 3.3        | 3.3        | 1.1        | 8          | 12        | Q1               |
| QFN20        | 20   | 180                   | 12.4                  | 3.3        | 3.3        | 0.8        | 8          | 12        | Q2               |



## A Memory Map Descriptions

## A.1 Version Information (0x00 – 0x09)

| Address     | Category | Name           | Order | Order Code |  |  |
|-------------|----------|----------------|-------|------------|--|--|
| Address     | Category | Indille        | 00x   | A0x        |  |  |
| 0x00        |          | Product Number | 1106  | 1462       |  |  |
| 0x01        |          | Major Version  |       | 1          |  |  |
| 0x02        | Reserved | Minor Version  | 3     | 4          |  |  |
| 0x03        | -        | Reserved       |       |            |  |  |
| 0x04        | -        | neserveu       |       |            |  |  |
| 0x05 - 0x09 |          | Reserved       |       |            |  |  |

## A.2 System Status (0x10)

| Bit         | 15         | 14            | 13         | 12        | 11             | 10           | 9              | 8          |  |  |  |
|-------------|------------|---------------|------------|-----------|----------------|--------------|----------------|------------|--|--|--|
| Description |            | Channel Flags |            |           |                |              |                |            |  |  |  |
| Description | Current Po | wer Mode      | CH2 Touch  | CH2 Prox  | CH1 Touch      | CH1 Prox     | CH0 Touch      | CH0 Prox   |  |  |  |
|             |            |               |            |           |                |              |                |            |  |  |  |
| Bit         | 7          | 6             | 5          | 4         | 3              | 2            | 1              | 0          |  |  |  |
|             |            |               |            | System    | n Flags        |              |                |            |  |  |  |
| Description | Reset      | Event         | ATI Active | ATI Event | Power<br>Event | Slider Event | Touch<br>Event | Prox Event |  |  |  |

#### > Bit 15-14: Current Power Mode

- 00: Normal Power
- 01: Low Power
- 10: Ultra Low Power
- 11: Halt Mode
- > Bit 13-8: CHx Touch and Prox
  - For CHx Touch
    - 0: CHx not in Touch
    - 1: CHx in Touch
  - For CHx Prox
    - 0: CHx not in Prox
    - 1: CHx in Prox
- > Bit 7: Reset Event
  - 0: No Reset Event occurred
  - 1: Reset Event occurred
- > Bit 6: ATI Error
  - 0: No ATI Error occurred
  - 1: ATI Error occurred
- > Bit 5: ATI Active
  - 0: ATI not active
  - 1: ATI active
- > Bit 4: ATI Event
  - 0: No ATI Event occurred
  - 1: ATI Event occurred
- > Bit 3: Power Event
  - 0: No Power Event occurred
  - 1: Power Event occurred
- > Bit 2: Slider Event
  - 0: No Slider Event occurred
  - 1: Slider Event occurred
- > Bit 1: Touch Event
  - 0: No Touch Event occurred
  - 1: Touch Event occurred





- > Bit 0: Prox Event
  - 0: No Prox Event occurred
  - 1: Prox Event occurred

## A.3 Gesture Status (0x11)

| Bit         | 15            | 14    | 13   | 12                | 11                | 10                | 9                 | 8   |  |  |
|-------------|---------------|-------|------|-------------------|-------------------|-------------------|-------------------|-----|--|--|
| Description |               |       |      | Rese              | erved             |                   |                   |     |  |  |
| Bit         | 7             | 6     | 5    | 4                 | 3                 | 2                 | 1                 | 0   |  |  |
|             | Gesture Flags |       |      |                   |                   |                   |                   |     |  |  |
| Description | Busy          | Event | Hold | Flick<br>Negative | Flick<br>Positive | Swipe<br>Negative | Swipe<br>Positive | Тар |  |  |

- 0: Gestures Idle
- 1: Gestures Busy
- > Bit 6: Event
  - 0: No Gesture Event occurred
  - 1: Gesture Event occurred
- > Bit 5: Hold
  - 0: No Hold event detected
  - 1: Hold event detected
- > Bit 4: Flick Negative
  - 0: No Flick Negative event detected
  - 1: Flick Negative event detected
- > Bit 3: Flick Positive
  - 0: No Flick Positive event detected
  - 1: Flick Positive event detected
- > Bit 2: Swipe Negative
  - 0: No Swipe Negative event detected
  - 1: Swipe Negative event detected
- > Bit 1: Swipe Positive
  - 0: No Swipe Positive event detected
  - 1: Swipe Positive event detected
- > Bit 0: **Tap** 
  - 0: No Tap Event detected
  - 1: Tap Event detected

### A.4 Movement Status (0x23)

For Order Codes With Movement UI.

| Bit         | 15 | 14       | 13       | 12       | 11        | 10                    | 9                     | 8                     |  |
|-------------|----|----------|----------|----------|-----------|-----------------------|-----------------------|-----------------------|--|
| Description |    |          |          | MOVEMENT | _STATUS_1 |                       |                       |                       |  |
| Description |    | Reserved |          |          |           |                       |                       |                       |  |
| Bit         | 7  | 6        | 5        | 4        | 3         | 2                     | 1                     | 0                     |  |
|             |    |          |          | MOVEMENT | _STATUS_0 |                       |                       |                       |  |
| Description |    |          | Reserved |          |           | Channel 2<br>Movement | Channel 1<br>Movement | Channel 0<br>Movement |  |

#### > Bit 2-0: Channel x Movement Status

- 0: No Movement detected on channel x
- 1: Movement detected on channel x



A.5 Sensor Setup (0x30, 0x40, 0x50)

| Bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 15                                                                                | 14                                                                          | 13                   | 12            | 11         | 10                | 9                   | 8                 |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|-----------------------------------------------------------------------------|----------------------|---------------|------------|-------------------|---------------------|-------------------|
| Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                   |                                                                             |                      | TX_SE         | LECT       |                   |                     |                   |
| Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Reserved                                                                          | CalCap Rx                                                                   | CalCap Tx            | Reserved      | TxA        | CTx2              | CTx1                | CTx0              |
| Bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 7                                                                                 | 6                                                                           | 5                    | 4             | 3          | 2                 | 1                   | 0                 |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                   |                                                                             |                      | SENSOF        | SETUP      |                   |                     |                   |
| Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Reserved                                                                          | Release/<br>Movement<br>UI Enable                                           | FOSC Tx<br>Frequency | Vbias         | Invert     | Dual<br>Direction | Linearise<br>Counts | Enable<br>Channel |
| <ul> <li>0</li> <li>13:</li> <li>0</li> <li>13:</li> <li>0</li> <li>14:</li> <li>0</li> <li>14:</li> <li>0</li> <li>14:</li> <li>0</li> <li>14:</li> <li>14:<!--</th--><th>: TxA disable<br/>: TxA enable<br/>-8: <b>CTxx</b><br/>: CTxx disabl<br/>: CTxx enabl</th><th>not selected<br/>selected<br/><b>x</b><br/>not selected<br/>selected<br/>ed<br/>d</th><th>JI Enable</th><th></th><th></th><th></th><th></th><th></th></li></ul> | : TxA disable<br>: TxA enable<br>-8: <b>CTxx</b><br>: CTxx disabl<br>: CTxx enabl | not selected<br>selected<br><b>x</b><br>not selected<br>selected<br>ed<br>d | JI Enable            |               |            |                   |                     |                   |
| > Bit 5:  <br>0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | : Release/Mo<br>FOSC Tx I<br>: Tx frequence                                       |                                                                             | abled                | PERIOD and (  | CONV_FREC  | Q_FRAC (Appe      | endix A.6)          |                   |
| > Bit 4: '<br>• 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | : Vbias disab                                                                     | led                                                                         | Cx2 (used for        | some inductiv | e measurem | ent circuits)     |                     |                   |
| > Bit 3: I                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Invert                                                                            | rt channel log                                                              |                      |               |            |                   |                     |                   |
| > Bit 2:  <br>• 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Dual Direct                                                                       |                                                                             | ls                   |               |            |                   |                     |                   |
| > Bit 1:  <br>0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | : Do not Line<br>: Linearise co                                                   | Counts<br>arise counts                                                      |                      |               |            |                   |                     |                   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | : Linearise co<br>Enable Ch                                                       |                                                                             |                      |               |            |                   |                     |                   |

• 0: Channel disabled • 1: Channel enabled

## A.6 Conversion Frequency Setup (0x31, 0x41, 0x51)

| Bit         | 15 | 14                          | 13 | 12       | 11            | 10 | 9 | 8 |  |  |  |
|-------------|----|-----------------------------|----|----------|---------------|----|---|---|--|--|--|
| Description |    |                             |    | CONV_FRE | Q_PERIOD      |    |   |   |  |  |  |
| Description |    | Conversion Frequency Period |    |          |               |    |   |   |  |  |  |
| Bit         | 7  | 6                           | 5  | 4        | 3             | 2  | 1 | 0 |  |  |  |
| Description |    |                             |    | CONV_FR  | EQ_FRAC       |    |   |   |  |  |  |
| Description |    |                             |    |          | uency Fractio |    |   |   |  |  |  |





#### > Bit 15-8: Conversion Frequency Period

- The charge transfer frequency  $f_{xfer}$  is determined by the values of the Conversion Frequency Fraction and the Conversion Frequency Period. The required value of the Conversion Frequency Period is dependent on the dead time enabled bit (See Appendix A.9).
- Dead time disabled  $f_{xfer} = \frac{f_{osc}}{2 \times period + 2}$
- Dead time enabled  $f_{xfer} = \frac{f_{osc}}{2 \times period + 3}$
- Range: 0 127
- > Bit 7-0: **Čonversion Frequency Fraction** 
  - Set to 127
- > With a fixed conversion frequency fraction of 127 and dead time enabled, the following values of the conversion frequency period are recommended and will result in the indicated conversion frequency:
  - 1: 2 MHz
  - 5: 1 MHz<sup>i</sup>
  - 12: 500 kHz
  - 17: 350 kHz
  - 26: 250 kHz
  - 53: 125 kHz

## A.7 Prox Control for IQS3dd (0x32, 0x42, 0x52)

| Bit         | 15       | 14                  | 13       | 12      | 11       | 10 | 9               | 8 |  |
|-------------|----------|---------------------|----------|---------|----------|----|-----------------|---|--|
|             |          |                     |          | PROX_   | CTRL_1   |    |                 |   |  |
| Description | Reserved | 0v5<br>Discharge    | Reserved | Cs Size | Reserved |    | S/H Bias Select |   |  |
| Bit         | 7        | 6                   | 5        | 4       | 3        | 2  | 1               | 0 |  |
| Description |          |                     |          | PROX_   | CTRL_0   |    |                 |   |  |
| Description | Max C    | Max Counts PXS Mode |          |         |          |    |                 |   |  |

- > Bit 15: Reserved
  - Set to 0
- > Bit 14: 0v5 Discharge
  - 0: Disabled
  - 1: Enabled
- > Bit 13: Reserved
  - Set to 0
- > Bit 12: Cs Size <sup>ii</sup>
  - 0: Use 40pF reference capacitor (Cs)
  - 1: Use 80pF reference capacitor (Cs)
- > Bit 11: Reserved
  - Set to 0
- > Bit 10: Reserved
- Set to 0
- > Bit 9-8: S/H Bias Select
  - 00: 2 µA
  - 01: 5 µA
  - 10: 7 µA
  - 11: 10 µA
- > Bit 7-6: Max Counts
  - 00: 1023
  - 01: 2047
  - 10: 4095
  - 11: 16383

<sup>i</sup> The maximum charge transfer frequency for mutual-capacitance mode (refer to Appendix A.7) is 1 MHz

<sup>ii</sup> On IQS3ed hardware bit 11 is read only and always set. Bit 12 enables 80pF Cs on both hardware revisions. Header files generated using the product GUI with IQS3ed should not be used with IQS3dd. Doing this could cause reserved bit 11 in Appendix A.7 to be set, which will prevent the sensing engine from operating normally.





#### > Bit 5-0: **PXS Mode**

- 0x10: Self-Capacitance
- 0x13: Mutual-Capacitance
- 0x1D: Current Measurement
- 0x3D: Inductive<sup>iii</sup>

## A.8 Prox Control for IQS3ed (0x32, 0x42, 0x52)

| Bit                | 15                                                                              | 14               | 13       | 12    | 11     | 10       | 9       | 8        |  |  |  |
|--------------------|---------------------------------------------------------------------------------|------------------|----------|-------|--------|----------|---------|----------|--|--|--|
|                    |                                                                                 |                  |          | PROX_ | CTRL_1 |          |         |          |  |  |  |
| Description        | Reserved                                                                        | 0v5<br>Discharge | Reserved | Cs    | Size   | Reserved | S/H Bia | s Select |  |  |  |
| Bit                | 7                                                                               | 6                | 5        | 4     | 3      | 2        | 1       | 0        |  |  |  |
| Description        |                                                                                 | PROX_CTRL_0      |          |       |        |          |         |          |  |  |  |
| Description        | Max C                                                                           | Counts           |          |       | PXS    | Mode     |         |          |  |  |  |
| > Bit 14<br>0<br>1 | Set to 0<br>: <b>0v5 Disc</b> l<br>: Disabled<br>: Enabled<br>: <b>Reserved</b> | 0                |          |       |        |          |         |          |  |  |  |

#### > Bit 9-8: S/H Bias Select

- 00: 2 µA
- 01: 5 µA
- 10: 7 µA
- 11: 10 µA

#### > Bit 7-6: Max Counts

- 00: 1023
- 01:2047
- 10: 4095

# 11: 16383> Bit 5-0: **PXS Mode**

- 0x10: Self-Capacitance
- 0x13: Mutual-Capacitance
- 0x1D: Current Measurement
- 0x3D: Inductive<sup>iii</sup>

ii If CRx2/CTx2/Bias is used as an Rx for an inductive measurement the PXS Mode should be set to Current Measurement



## A.9 Prox Input and Control (0x33, 0x43, 0x53)

| Description                                                                                                                                                                                                                                  |                                                                                                                                 | 14                                                                                                                                                                                                          | 13                                                                           | 12                             | 11                        | 10   | 9    | 8     |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|--------------------------------|---------------------------|------|------|-------|
| Description                                                                                                                                                                                                                                  |                                                                                                                                 |                                                                                                                                                                                                             |                                                                              | RX_SE                          | ELECT                     |      |      |       |
| Description                                                                                                                                                                                                                                  | Rese                                                                                                                            | erved                                                                                                                                                                                                       | Internal<br>Reference                                                        | Prox Engine<br>Bias<br>Current | Calibration<br>Cap Select | CRx2 | CRx1 | CRx0  |
| Bit                                                                                                                                                                                                                                          | 7                                                                                                                               | 6                                                                                                                                                                                                           | 5                                                                            | 4                              | 3                         | 2    | 1    | 0     |
|                                                                                                                                                                                                                                              |                                                                                                                                 | 1                                                                                                                                                                                                           | 1                                                                            | TG_C                           | TRL                       |      |      |       |
| Description                                                                                                                                                                                                                                  | Reserved                                                                                                                        | Dead Time<br>Enable                                                                                                                                                                                         | Dead Time Beserved Auto Prox Cycle Select                                    |                                |                           |      | Rese | erved |
| <ul> <li>&gt; Bit 14</li> <li>&gt; Bit 13</li> <li>&gt; Bit 13</li> <li>&gt; Bit 12</li> <li>&gt; Bit 12</li> <li>&gt; Bit 11</li> <li>&gt; Bit 11</li> <li>&gt; Bit 10</li> <li>&gt; Bit 7:</li> <li>&gt; Bit 6:</li> <li>&gt; 0</li> </ul> | : Internal Ref<br>: Internal Ref<br>: <b>Prox Eng</b><br>: Prox Engine<br>: Prox Engine<br>: <b>Calibratio</b><br>: Calibration | d<br>Reference<br>ference disable<br>ference enable<br><b>jine Bias C</b><br>e Bias Current<br>e Bias Current<br>on Capacitor ena<br>Capacitor ena<br>Capacitor disa<br>bled<br>led<br>e Enable<br>Disabled | ed<br><b>current</b><br>t disabled<br>t enabled<br><b>or Select</b><br>abled |                                |                           |      |      |       |

## A.10 Pattern Definitions (0x34, 0x44, 0x54)

| Bit         | 15                 | 14            | 13          | 12 | 11           | 10     | 9        | 8 |  |  |  |
|-------------|--------------------|---------------|-------------|----|--------------|--------|----------|---|--|--|--|
| Description |                    | PATTERN_SETUP |             |    |              |        |          |   |  |  |  |
| Description |                    | Wav Pa        | attern 1    |    |              | Wav Pa | attern 0 |   |  |  |  |
| Bit         | 7                  | 6             | 5           | 3  | 2            | 1      | 0        |   |  |  |  |
| Description | CALCAP_INACTIVE_RX |               |             |    |              |        |          |   |  |  |  |
| Description |                    | Calibration   | Capacitor 1 |    | Inactive Rxs |        |          |   |  |  |  |



- > Bit 15-12: Wav Pattern 1
  - See Section 5.12
- > Bit 11-8: Wav Pattern 0 • See Section 5.12
- > Bit 7-4: Calibration Capacitor
  - Calibration Capacitor size = 0.5 pF x Calibration Capacitor
     Max value = 7 (Calibration Capacitor size = 3.5 pF)
- > Bit 3-0: Inactive Rxs
  - · Selects state of Cx's when not in use
  - 0x00: Floating
  - 0x05: Bias voltage
  - 0x0A: VSS
  - 0x0F: VREG

## A.11 Pattern Selection and Engine Bias Current (0x35, 0x45, 0x55)

| Bit           | 15                 | 14             | 13         | 12     | 11 10 9 8 |             |              |   |  |
|---------------|--------------------|----------------|------------|--------|-----------|-------------|--------------|---|--|
| Description   |                    |                |            | BIAS_C | JRRENT    |             |              |   |  |
| Description   |                    | Engine Bia     | as Current |        |           | Engine Bias | Current Trim |   |  |
|               |                    | -              | _          | _      | -         | -           | _            | - |  |
| Bit           | 7                  | 6              | 5          | 4      | 3         | 2           | 1            | 0 |  |
| Description - |                    | PATTERN_SELECT |            |        |           |             |              |   |  |
| Description   | Wav Pattern Select |                |            |        |           |             |              |   |  |

- > Bit 15-12: Engine Bias Current
  - Signed value (MSB is sign bit)
  - Bias Current = Engine Bias Current x  $3\mu A$  + Engine Bias Current Trim x 200nA
- > Bit 11-8: Engine Bias Current Trim
  - 4 bit Engine Bias Current Trim Value
- > Bit 7-0: Wav Pattern Select
  - Select which pattern is displayed on which Cx
  - See Section 5.12

## A.12 ATI Setup (0x36, 0x46, 0x56)

| Bit         | 15                                      |                 |  |        |       |  |  |  |  |  |
|-------------|-----------------------------------------|-----------------|--|--------|-------|--|--|--|--|--|
| Description |                                         |                 |  | ATI_SE | TUP_1 |  |  |  |  |  |
| Description | ATI Resolution Factor                   |                 |  |        |       |  |  |  |  |  |
| Bit         | 7                                       | 7 6 5 4 3 2 1 0 |  |        |       |  |  |  |  |  |
| Description |                                         | ATI_SETUP_0     |  |        |       |  |  |  |  |  |
| Description | ATI Resolution Factor ATI Band ATI Mode |                 |  |        |       |  |  |  |  |  |

- > Bit 15-4: ATI Resolution Factor
  - ATI TARGET = ACTUAL ATI BASE x ATI Resolution Factor 16
- > Bit 3: ATI Band
  - 0: Small ATI Band =  $(\frac{1}{16} \times \text{ATI TARGET})$
  - 1: Large ATI Band =  $(\frac{1}{8} \times \text{ATI TARGET})$
- > Bit 2-0: ATI Mode
  - 000: Disabled
  - 001: Compensation Only
  - 010: ATI from Compensation Divider
  - 011: ATI from Fine Fractional Divider
  - 100: Full



## A.13 ATI Multipliers and Dividers (0x38, 0x48, 0x58)

| Bit         | 15            | 14             | 14 13 12 11 10 9 8 |                         |       |                |         |   |  |  |
|-------------|---------------|----------------|--------------------|-------------------------|-------|----------------|---------|---|--|--|
|             |               |                |                    | ATI_                    | FINE  |                |         |   |  |  |
| Description | Fine Fraction | nal Multiplier |                    | Fine Fractional Divider |       |                |         |   |  |  |
| Bit         | 7             | 6              | 5                  | 4                       | 3     | 2              | 1       | 0 |  |  |
| Description | ATI_COARSE    |                |                    |                         |       |                |         |   |  |  |
| Description | Coarse        | Fractional M   | ultiplier          |                         | Coars | e Fractional D | Divider |   |  |  |

## A.14 Compensation (0x39, 0x49, 0x59)

| Bit         | 15 | 14                 | 13            | 12       | 11          | 10       | 9        | 8           |  |  |  |
|-------------|----|--------------------|---------------|----------|-------------|----------|----------|-------------|--|--|--|
| Description |    | ATI_COMPENSATION_1 |               |          |             |          |          |             |  |  |  |
| Description |    | Corr               | pensation Div | vider    |             | Reserved | Compensa | ation Value |  |  |  |
|             |    |                    |               |          |             |          |          |             |  |  |  |
| Bit         | 7  | 6                  | 5             | 4        | 3           | 2        | 1        | 0           |  |  |  |
| Description |    | ATI_COMPENSATION_0 |               |          |             |          |          |             |  |  |  |
| Description |    |                    |               | Compensa | ation Value |          |          |             |  |  |  |

## A.15 Channel Setup (0x60, 0x70, 0x80)

| Bit         | 15                  | 14        | 13        | 12     | 11     | 10      | 9 | 8 |  |  |
|-------------|---------------------|-----------|-----------|--------|--------|---------|---|---|--|--|
| Description | FOLLOWER_MASK       |           |           |        |        |         |   |   |  |  |
| Description | Follower Event Mask |           |           |        |        |         |   |   |  |  |
| Bit         | 7 6 5 4 3 2 1 0     |           |           |        |        |         |   |   |  |  |
| Description |                     | -         | -         | REF_UI | SETUP  |         |   | - |  |  |
| Description |                     | Reference | Sensor ID |        | Channe | el Mode |   |   |  |  |

- > Bit 15-8: Follower Event Mask
- Masks the events in the upper byte of System Status
- > Bit 7-4: Reference Sensor ID
  - Select Reference Sensor
- > Bit 3-0: Channel Mode
  - 00: Independent
  - 01: Follower
  - 10: Reference





## A.16 Prox Settings (0x61, 0x71, 0x81)

| Bit           | 15            | 14             | 13         | 12      | 11      | 10        | 9          | 8 |  |  |  |
|---------------|---------------|----------------|------------|---------|---------|-----------|------------|---|--|--|--|
| Description - | PROX_DEBOUNCE |                |            |         |         |           |            |   |  |  |  |
| Description   |               | Prox Debo      | ounce Exit |         |         | Prox Debo | unce Enter |   |  |  |  |
| Bit           | 7             | 6              | 5          | 4       | 3       | 2         | 1          | 0 |  |  |  |
| Description   |               | PROX_THRESHOLD |            |         |         |           |            |   |  |  |  |
| Description   |               |                |            | Prox Th | reshold |           |            |   |  |  |  |

#### > Bit 15-12: Prox Debounce Exit

- 0000: Prox Debounce Exit disabled
- Number of debounce conversions on Prox Exit (4-bit value)
- > Bit 11-8: Prox Debounce Enter
  - 0000: Prox Debounce Enter disabled
  - Number of debounce conversions on Prox Enter (4-bit value)
- > Bit 7-0: Prox Threshold
  - 8 bit value

## A.17 Touch Settings (0x62, 0x72, 0x82)

| Bit         | 15              | 14 | 13 | 12      | 11        | 10 | 9 | 8 |  |  |
|-------------|-----------------|----|----|---------|-----------|----|---|---|--|--|
| Description |                 |    |    | TOUCH_H | STERESIS  |    |   |   |  |  |
| Description |                 |    |    | Touch H | ysteresis |    |   |   |  |  |
| Bit         | 7               | 6  | 5  | 4       | 3         | 2  | 1 | 0 |  |  |
| Description | TOUCH_THRESHOLD |    |    |         |           |    |   |   |  |  |
| Description |                 |    |    | Touch T | hreshold  |    |   |   |  |  |

#### > Bit 15-12: Touch Hysteresis

- Touch Hysteresis =  $\frac{Touch Hysteresis}{256}$  x Touch Threshold
- > Bit 7-0: Touch Threshold Touch Threshold =  $\frac{Threshold \times LTA}{256}$

## A.18 Follower Weight (0x63, 0x73, 0x83)

| Bit         | 15                | 14                | 13 | 12 | 11 | 10 | 9 | 8 |  |  |
|-------------|-------------------|-------------------|----|----|----|----|---|---|--|--|
| Description | FOLLOWER_WEIGHT_1 |                   |    |    |    |    |   |   |  |  |
| Description | Follower Weight   |                   |    |    |    |    |   |   |  |  |
| Bit         | 7                 | 6                 | 5  | 4  | 3  | 2  | 1 | 0 |  |  |
|             | -                 | FOLLOWER WEIGHT 0 |    |    |    |    |   |   |  |  |
| Description | Follower Weight   |                   |    |    |    |    |   |   |  |  |

#### > Bit 15-0: Follower Weight

Follower Weight =  $\frac{Weight}{4096}$ 



## A.19 Movement UI Settings (0x64, 0x74, 0x84)

For order codes with Movement UI.

| Bit         | 15                     | 14                                                       | 13           | 12 | 11                      | 10 | 9 | 8 |  |  |  |
|-------------|------------------------|----------------------------------------------------------|--------------|----|-------------------------|----|---|---|--|--|--|
| Description |                        | MOVEMENT_DEBOUNCE                                        |              |    |                         |    |   |   |  |  |  |
| Description |                        | Movement D                                               | ebounce Exit |    | Movement Debounce Enter |    |   |   |  |  |  |
| Bit         | 7                      | 6                                                        | 5            | 4  | 3                       | 2  | 1 | 0 |  |  |  |
|             | 1                      | 7     6     3     2     1     0       MOVEMENT_THRESHOLD |              |    |                         |    |   |   |  |  |  |
| Description | <br>Movement Threshold |                                                          |              |    |                         |    |   |   |  |  |  |

- > Bit 15-12: Movement Debounce Exit
  - 0000: Movement Debounce Exit disabled
  - Number of debounce conversions on Movement Exit (4-bit value)
- > Bit 11-8: Movement Debounce Enter
   0000: Movement Debounce Enter disabled
   Number of debounce conversions on Movement Enter (4-bit value)
   > Bit 7 0: Movement Threached
- > Bit 7-0: Movement Threshold • 8 bit value

## A.20 Slider Setup and Calibration (0x90)

| Bit         | 15                      | 14              | 13 | 12            | 11        | 10 | 9              | 8 |  |  |
|-------------|-------------------------|-----------------|----|---------------|-----------|----|----------------|---|--|--|
| Description |                         |                 |    | LOWER_CA      | LIBRATION |    |                |   |  |  |
| Description | Lower Calibration Value |                 |    |               |           |    |                |   |  |  |
| Bit         | 7                       | 7 6 5 4 3 2 1 0 |    |               |           |    |                |   |  |  |
| Description |                         | SLIDER_SETUP    |    |               |           |    |                |   |  |  |
| Description | Reserved                | Static Filter   | S  | low/Static Be | a         | -  | Fotal Channels | S |  |  |

#### > Bit 15-8: Lower Calibration Value

- 8-bit value
- > Bit 6: Static Filter
  - 0: Slider output is dynamically filtered
  - 1: Slider output is filtered using the Slow/Static Beta
- > Bit 5-3: Slow/Static Beta
- 3-bit value

#### > Bit 2-0: Total Channels

• Number of channels to use for slider

## A.21 Slider Calibration and Bottom Speed (0x91)

| Bit         | 15                      | 14           | 13 | 12       | 11        | 10 | 9 | 8 |  |  |  |
|-------------|-------------------------|--------------|----|----------|-----------|----|---|---|--|--|--|
| Description |                         |              |    | BOTTON   | LSPEED    |    |   |   |  |  |  |
| Description |                         | Bottom Speed |    |          |           |    |   |   |  |  |  |
| Bit         | 7                       | 6            | 5  | 4        | 3         | 2  | 1 | 0 |  |  |  |
| Description |                         |              |    | UPPER_CA | LIBRATION |    |   |   |  |  |  |
| Description | Upper Calibration Value |              |    |          |           |    |   |   |  |  |  |

> Bit 15-8: Bottom Speed

8-bit value





#### > Bit 7-0: Upper Calibration Value 8-bit value

## A.22 Enable Mask (0x94)

| Bit         | 15       | 14 | 13       | 12     | 11     | 10 | 9           | 8 |
|-------------|----------|----|----------|--------|--------|----|-------------|---|
| Description |          |    |          | ENABLE | MASK_1 |    |             |   |
| Description | Reserved |    |          |        |        |    |             |   |
| Bit         | 7        | 6  | 5        | 4      | 3      | 2  | 1           | 0 |
| Description |          |    |          | ENABLE | MASK_0 |    |             |   |
| Description |          |    | Reserved |        |        |    | Enable Mask |   |

#### > Bit 2: Channel 2 Enable

- 0: Channel 2 disabled for slider
- 1: Channel 2 enabled for slider

#### > Bit 1: Channel 1 Enable

- 0: Channel 1 disabled for slider
- 1: Channel 1 enabled for slider
- > Bit 0: Channel 0 Enable
  - 0: Channel 0 disabled for slider
  - 1: Channel 0 enabled for slider

## A.23 Enable Status Pointer (0x95)

| Bit         | 15                    | 14                      | 13 | 12        | 11         | 10       | 9 | 8 |  |  |
|-------------|-----------------------|-------------------------|----|-----------|------------|----------|---|---|--|--|
| Description |                       |                         | EN | ABLE_STAT | US_POINTER | <u>1</u> |   |   |  |  |
| Description | Enable Status Pointer |                         |    |           |            |          |   |   |  |  |
| Bit         | 7                     | 6                       | 5  | 4         | 3          | 2        | 1 | 0 |  |  |
| Description |                       | ENABLE_STATUS_POINTER_0 |    |           |            |          |   |   |  |  |
| Description | Enable Status Pointer |                         |    |           |            |          |   |   |  |  |

#### > Bit 15-0: Enable Status Pointer

Enables slider when any channel is in touch

#### For order codes with Release UI

0x552: Slider active in touch

#### For order codes with Movement UI

0x558: Slider active in touch

## A.24 Delta Links (0x96, 0x97, 0x98)

| Bit         | 15           | 14              | 13 | 12     | 11      | 10 | 9 | 8 |  |  |
|-------------|--------------|-----------------|----|--------|---------|----|---|---|--|--|
| Description |              |                 |    | DELTA_ | LINKX_1 |    |   |   |  |  |
| Description |              |                 | -  | Delta  | Link X  |    |   |   |  |  |
| Bit         | 7            | 7 6 5 4 3 2 1 0 |    |        |         |    |   |   |  |  |
| Description |              | DELTA_LINKX_0   |    |        |         |    |   |   |  |  |
| Description | Delta Link X |                 |    |        |         |    |   |   |  |  |





#### > Bit 15-0: Delta Link X - Select element order per channel

• Delta Link number corresponds with slider element order

#### For order codes with Release UI

- 0x000: Disabled
- 0x430: Channel 0 enabled for element
- 0x472: Channel 1 enabled for element
- 0x4B4: Channel 2 enabled for element

#### For order codes with Movement UI

- 0x000: Disabled
- 0x430: Channel 0 enabled for element
- 0x474: Channel 1 enabled for element
- 0x4B8: Channel 2 enabled for element

## A.25 Gesture Enable (0xA0)

| Bit         | 15       | 14              | 13 | 12   | 11   | 10           | 9               | 8          |  |
|-------------|----------|-----------------|----|------|------|--------------|-----------------|------------|--|
| Description |          |                 |    | RESE | RVED |              |                 |            |  |
| Description |          | Reserved        |    |      |      |              |                 |            |  |
| Bit         | 7        | 7 6 5 4 3 2 1 0 |    |      |      |              |                 |            |  |
|             |          | GESTURE_ENABLE  |    |      |      |              |                 |            |  |
| Description | Reserved |                 |    |      |      | Flick Enable | Swipe<br>Enable | Tap Enable |  |

- > Bit 3: Hold Enable
  - 0: Hold disabled
  - 1: Hold enabled
- > Bit 2: Flick Enable
  - 0: Flick disabled
  - 1: Flick enabled
- > Bit 1: Swipe Enable
  - 0: Swipe disabled
  - 1: Swipe enabled
- > Bit 0: Tap Enable
  - 0: Tap disabled
  - 1: Tap enabled

## A.26 Counts Filter Betas (0xB0)

| Bit         | 15                       | 14               | 13 | 12      | 11        | 10 | 9 | 8 |  |  |
|-------------|--------------------------|------------------|----|---------|-----------|----|---|---|--|--|
| Description |                          |                  |    | LP_COUN | TS_FILTER |    |   |   |  |  |
| Description | Low Power Counts Beta    |                  |    |         |           |    |   |   |  |  |
| Bit         | 7                        | 7 6 5 4 3 2 1 0  |    |         |           |    |   |   |  |  |
| Description |                          | NP_COUNTS_FILTER |    |         |           |    |   |   |  |  |
| Description | Normal Power Counts Beta |                  |    |         |           |    |   |   |  |  |



## A.27 LTA Filter Betas (0xB1)

| Bit         | 15                    | 14 | 13 | 12     | 11     | 10 | 9 | 8 |  |
|-------------|-----------------------|----|----|--------|--------|----|---|---|--|
| Description |                       |    |    | LP_LTA | FILTER |    |   |   |  |
| Description | Low Power LTA Beta    |    |    |        |        |    |   |   |  |
| Bit         | 7                     | 6  | 5  | 4      | 3      | 2  | 1 | 0 |  |
| Description |                       |    |    | NP_LTA | FILTER |    |   |   |  |
| Description | Normal Power LTA Beta |    |    |        |        |    |   |   |  |

## A.28 LTA Fast Filter Betas (0xB2)

| Bit         | 15 | 14                      | 13 | 12 | 11 | 10 | 9 | 8 |  |  |  |
|-------------|----|-------------------------|----|----|----|----|---|---|--|--|--|
| Description |    | LP_LTA_FAST_FILTER      |    |    |    |    |   |   |  |  |  |
| Description |    | Low Power LTA Fast Beta |    |    |    |    |   |   |  |  |  |
| Bit         | 7  | 7 6 5 4 3 2 1 0         |    |    |    |    |   |   |  |  |  |
| Description |    | NP_LTA_FAST_FILTER      |    |    |    |    |   |   |  |  |  |
|             |    |                         |    |    |    |    |   |   |  |  |  |

## A.29 Activation/Movement LTA Filter Betas (0xB3)

| Bit                | 15                                              | 14                                     | 13               | 12               | 11             | 10              | 9         | 8 |  |  |
|--------------------|-------------------------------------------------|----------------------------------------|------------------|------------------|----------------|-----------------|-----------|---|--|--|
| Description -      | LP_ACTIVATION_LTA_FILTER/LP_MOVEMENT_LTA_FILTER |                                        |                  |                  |                |                 |           |   |  |  |
| Description        |                                                 | Low Power Activation/Movement LTA Beta |                  |                  |                |                 |           |   |  |  |
|                    |                                                 |                                        |                  |                  |                |                 |           |   |  |  |
| Bit                | 7                                               | 6                                      | 5                | 4                | 3              | 2               | 1         | 0 |  |  |
| Bit<br>Description | 7                                               | 6<br>NP_4                              | 5<br>ACTIVATION_ | 4<br>_LTA_FILTER | 3<br>/NP_MOVEM | 2<br>ENT_LTA_FI | 1<br>LTER | 0 |  |  |

## A.30 System Control (0xC0)

| Bit         | 15                 | 14             | 13                        | 12                        | 11                        | 10     | 9          | 8         |  |  |
|-------------|--------------------|----------------|---------------------------|---------------------------|---------------------------|--------|------------|-----------|--|--|
|             |                    |                |                           | CH_TIMEOU                 | JT_DISABLE                |        |            |           |  |  |
| Description |                    |                | CH2<br>Timeout<br>Disable | CH1<br>Timeout<br>Disable | CH0<br>Timeout<br>Disable |        |            |           |  |  |
| Bit         | 7                  | 6              | 5                         | 4                         | 3                         | 2      | 1          | 0         |  |  |
|             |                    | SYSTEM_CONTROL |                           |                           |                           |        |            |           |  |  |
| Description | Inter-face<br>Type |                | Power Mode                |                           | Reseed                    | Re-ATI | Soft Reset | ACK Reset |  |  |

#### > Bit 10-8: CHx Timeout Disable

- 0: Global prox and touch timeouts enabled for channel
- 1: Global prox and touch timeouts disabled for channel

#### > Bit 7: Interface Selection

• 0: I<sup>2</sup>C Streaming

1: I<sup>2</sup>C Events



#### > Bit 6-4: **Power Mode**

- 000: Normal Power Mode
- 001: Low Power Mode
- 010: Ultra Low Power Mode
- 011: Halt Mode
- 100: Automatic
- 101: Automatic No ULP
- > Bit 3: Reseed
  - 0: No Reseed
  - 1: Trigger Reseed
- > Bit 2: Re-ATI
  - 0: No Re-ATI
    - 1: Trigger Re-ATI
- > Bit 1: Soft Reset
  - 0: No Soft Reset
    - 1: Trigger Soft Reset
- > Bit 0: ACK Reset
  - 0: No ACK Reset
    - 1: ACK Reset

## A.31 Event Timeouts (0xD2)

| Bit         | 15                 | 14                  | 13 | 12        | 11         | 10 | 9 | 8 |  |  |
|-------------|--------------------|---------------------|----|-----------|------------|----|---|---|--|--|
| Description |                    |                     | ٦  | TOUCH_EVE | NT_TIMEOUT | •  |   |   |  |  |
| Description |                    | Touch Event Timeout |    |           |            |    |   |   |  |  |
| Bit         |                    |                     |    |           |            |    |   |   |  |  |
| Dit         | 1                  | 0                   | 5  |           | J          | 2  | • | 0 |  |  |
| Description | PROX_EVENT_TIMEOUT |                     |    |           |            |    |   |   |  |  |
| Description | Prox Event Timeout |                     |    |           |            |    |   |   |  |  |

- > Bit 15-8: Touch Event Timeout
  - Touch Event Timeout = Touch Event Timeout x 512ms
- > Bit 7-0: Prox Event Timeout
  - Prox Event Timeout = Prox Event Timeout x 512ms

### A.32 Events Enable and Activation Settling Threshold (0xD3)

For order codes with Release UI.

| Bit         | 15            | 14        | 13       | 12              | 11             | 10           | 9              | 8          |
|-------------|---------------|-----------|----------|-----------------|----------------|--------------|----------------|------------|
| Description |               |           | A        | ACTIVATION_     | THRESHOL       | D            |                |            |
| Description |               |           | ŀ        | Activation Sett | ling Threshol  | d            |                |            |
| Bit         | 7             | 6         | 5        | 4               | 3              | 2            | 1              | 0          |
|             | EVENTS_ENABLE |           |          |                 |                |              |                |            |
| Description | Reserved      | ATI Error | Reserved | ATI Event       | Power<br>Event | Slider Event | Touch<br>Event | Prox Event |



## A.33 Events Enable (0xD3)

For order codes with Movement UI.

| Bit         | 15       | 14        | 13       | 12        | 11             | 10           | 9              | 8          |
|-------------|----------|-----------|----------|-----------|----------------|--------------|----------------|------------|
| Description |          |           |          | RESE      | RVED           |              |                |            |
| Description |          |           |          | Rese      | erved          |              |                |            |
| Bit         | 7        | 6         | 5        | 4         | 3              | 2            | 1              | 0          |
|             |          |           |          | EVENTS    | ENABLE         |              |                |            |
| Description | Reserved | ATI Error | Reserved | ATI Event | Power<br>Event | Slider Event | Touch<br>Event | Prox Event |

- > Bit 15-8: Reserved
- > Bit 6: ATI Error
  - 0: ATI Error disabled
  - 1: ATI Error enabled
- > Bit 4: ATI Event
  - 0: ATI Event disabled
  - 1: ATI Event enabled
- > Bit 3: Power Event
  - 0: Power Event disabled
- 1: Power Event enabled> Bit 2: Slider Event
  - O: Slider Event disabled
  - 1: Slider Event enabled
- > Bit 1: Touch Event
  - 0: Touch Event disabled
  - 1: Touch Event enabled
- > Bit 0: Prox Event
  - 0: Prox Event disabled
  - 1: Prox Event enabled

## A.34 Release UI Settings (0xD4)

For order codes with Release UI.

| Bit         | 15 | 14 | 13  | 12           | 11            | 10  | 9 | 8 |
|-------------|----|----|-----|--------------|---------------|-----|---|---|
| Description |    |    | DE  | LTA_SNAP_S   | AMPLE_DEL     | .AY |   |   |
| Description |    |    | D   | elta Snapsho | t Sample Dela | ly  |   |   |
| Bit         | 7  | 6  | 5   | 4            | 3             | 2   | 1 | 0 |
|             |    |    | REL | EASE_DELT    | A_PERCENT/    | AGE |   |   |
| Description |    |    |     | Release Delt | a Percentage  |     |   |   |

> Bit 15-8: Delta Snapshot Sample Delay

8-bit value

> Bit 7-0: Release Delta Percentage

 $Release Delta Percentage = \frac{Release Delta Percentage}{128}$ 



## A.35 Movement Timeout (0xD4)

For order codes with Movement UI.

| Bit         | 15 | 14 | 13 | 12       | 11         | 10 | 9 | 8 |
|-------------|----|----|----|----------|------------|----|---|---|
| Description |    |    |    | MOVEMENT | _TIMEOUT_1 |    |   |   |
| Description |    |    |    | Movemer  | t Timeout  |    | - | - |
| Bit         | 7  | 6  | 5  | 4        | 3          | 2  | 1 | 0 |
| Description |    |    |    | MOVEMENT | _TIMEOUT_0 |    | 1 |   |
| Description |    |    |    | Movemer  | it Timeout |    |   |   |

#### > Bit 15-0: Movement Timeout

Movement Timeout = Movement Timeout x 512 ms

## A.36 I<sup>2</sup>C Settings (0xE0)



- > Bit 1: Read/Write Check Disable
  - 0: Read/Write Check enable
  - 1: Read/Write Check disabled
- > Bit 0: Stop Bit Disable
  - 0: Stop Bit enabled
    - 1: Stop Bit disabled

## A.37 Hardware ID (0xE1)

| Bit         | 15 | 14 | 13 | 12    | 11     | 10 | 9 | 8 |
|-------------|----|----|----|-------|--------|----|---|---|
| Description |    |    |    | HW_   | ID_1   |    |   |   |
| Description |    |    |    | Hardw | are ID |    |   |   |
| D'1         | -  | 0  | -  |       | 0      | 0  | 4 | 0 |
| Bit         | 1  | 6  | 5  | 4     | 3      | 2  | 1 | 0 |
| Description |    |    |    | HW_   | ID_0   |    |   |   |
| Description |    |    |    | Hardw | are ID |    |   |   |

- > Bit 15-0: Hardware ID iv
  - 0xF003: IQS3dd
  - 0xF004: IQS3ed

<sup>iv</sup> Take note of Cs Size selection in Appendix A.7 and Appendix A.8



## **B** Revision History

| Release | Date          | Changes                                                                             |
|---------|---------------|-------------------------------------------------------------------------------------|
| v1.1    | August 2022   | First public release                                                                |
| v1.2    | November 2022 | Add slider reference schematic                                                      |
|         |               | Improve Cs Size selection description                                               |
|         |               | Update package outlines                                                             |
|         |               | Add tape and reel specifications                                                    |
| v1.3    | October 2023  | Update Reset Levels table                                                           |
|         |               | Change MCLR capacitor recommendation from 0.1uF to 1nF                              |
|         |               | Update reference schematics                                                         |
|         |               | Improve hyperlinks to memory map                                                    |
|         |               | Remove Miscellaneous Timings section                                                |
|         |               | Fix incorrect WLCSP11 package dimension (A2)                                        |
|         |               | Improve clarity in all sections                                                     |
|         |               | Re-word Movement UI section                                                         |
|         |               | Add revision history                                                                |
|         |               | Add descriptions for some ProxFusion <sup>®</sup> Module settings                   |
|         |               | Add description of gestures                                                         |
|         |               | Add detailed description of ATI                                                     |
| v1.4    | November 2023 | Add description for the Dual Direction setting                                      |
|         |               | Improve Sensor Setup section                                                        |
|         |               | Correct FOSC Tx Frequency description                                               |
| v1.5    | March 2024    | Update Release UI section                                                           |
|         |               | Add I <sup>2</sup> C Settings Register and I <sup>2</sup> C Lock Up to Known Issues |
|         |               | Improve Watchdog Timer section                                                      |
|         |               | Fix Swipe Enable description                                                        |
|         |               | Fix pin 1 marking for DFN12 Top Marking                                             |
|         |               | Add reserved bits to Enable Mask register description                               |
| v1.6    | May 2024      | Add QFN20 package information                                                       |
|         |               | Add IQS323-002 order code information                                               |
|         |               | Remove Pin Attributes table                                                         |
|         |               | Remove pin numbers from Signal Descriptions table                                   |
|         |               | Add QFN20 schematic                                                                 |
| v1.7    | May 2024      | Add capacitor derating information to Electrical Specifications                     |
| v1.8    | August 2024   | Add DFN12 and QFN20 recommended footprint drawings                                  |
| v1.9    | December 2024 | Updated QFN20 package tolerances                                                    |
| v1.10   | February 2025 | Updated format                                                                      |



## C Known Issues

## I<sup>2</sup>C Settings Register

Versions Affected: IQS323-00x v1.3 and below.

Issue Description:

Once set, the bits in the *I2C Settings* register cannot be cleared.

## Recommended Workaround:

Reset the device by following the guidelines in Section 6.6. This will clear the bits in the  $l^2C$  register, but will require the master to re-write all application settings. Note that with the *Stop Bit Disable* bit set, the master is still able to close a communications window using the terminate communications command as described in Section 8.9.

## I<sup>2</sup>C Lock Up

Versions Affected: IQS323-00x v1.3 and below. IQS323-A0x v1.4 and below.

## Issue Description:

In certain cases the IQS323 can enter a state in which all bytes read over  $I^2C$  return a constant value. There is a higher likelihood of this occuring when using the force communications method described in Section 8.13.

## Recommended Workaround

At the end of every  $I^2C$  communication, read one byte from a register that does not exist. If the returned value is not 0xEE, hard reset the IQS323 by following the guidelines in Section 6.6.



## **Contact Information**

|                     | South Africa (Headquarters)                                           | China                                                                                                            |
|---------------------|-----------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|
| Physical<br>Address | 1 Bergsig Avenue<br>Paarl<br>7646<br>South Africa                     | Room 501A, Block A<br>T-Share International Centre<br>Taoyuan Road, Nanshan District<br>Shenzhen, Guangdong, PRC |
| Tel                 | +27 21 863 0033                                                       | +86 755 8303 5294<br>ext 808                                                                                     |
| Email               | info@azoteq.com                                                       | info@azoteq.com                                                                                                  |
|                     | USA                                                                   | Taiwan                                                                                                           |
|                     | UJA                                                                   | ICIWCII                                                                                                          |
| Physical<br>Address | 7000 North Mopac Expressway<br>Suite 200<br>Austin<br>TX 78731<br>USA | Xintai 5th Road, Sec. 1<br>No. 99, 9F-12C<br>Xizhi District<br>221001 New Taipei City<br>Taiwan                  |
|                     | 7000 North Mopac Expressway<br>Suite 200<br>Austin<br>TX 78731        | Xintai 5th Road, Sec. 1<br>No. 99, 9F-12C<br>Xizhi District<br>221001 New Taipei City                            |

Visit www.azoteq.com for a list of distributors and worldwide representation.

Patents as listed on www.azoteq.com/patents-trademarks/ may relate to the device or usage of the device.

Azoteq<sup>®</sup>, Crystal Driver<sup>®</sup>, IQ Switch<sup>®</sup>, ProxSense<sup>®</sup>, ProxFusion<sup>®</sup>, LightSense<sup>M</sup>, SwipeSwitch<sup>M</sup>, Dycal<sup>M</sup>, TriggerMax<sup>M</sup>, WearMax<sup>M</sup>, and the  $\bigcirc$  logo are trademarks of Azoteq.

The information in this Datasheet is believed to be accurate at the time of publication. Azoteq uses reasonable effort to maintain the information up-to-date and accurate, but does not warrant the accuracy, completeness or reliability of the information contained herein. All content and information are provided on an "as is" basis only, without any representations or warranties, express or implied, of any kind, including representations about the suitability of these products or information for any purpose. Azoteq disclaims all warranties and conditions with regard to these products and information, including but not limited to all implied warranties and conditions of merchantability, fitness for a particular purpose, title and non-infringement of any third party intellectual property rights. Azoteq assumes no liability for any damages or injury arising from any use of the information or the product or caused by, without limitation, failure of performance, error, omission, interruption, defect, delay in operation or transmission, even if Azoteq has been advised of the possibility of such damages. The applications mentioned herein are used solely for the purpose of illustration and Azoteq makes no warranty or representation that such applications will be suitable without further modification, nor recommends the use of its products for application that may present a risk to human life due to malfunction or otherwise. Azoteg products are not authorized for use as critical components in life support devices or systems. No licenses to patents are granted, implicitly, express or implied, by estoppel or otherwise, under any intellectual property rights. In the event that any of the abovementioned limitations or exclusions does not apply, it is agreed that Azoteq's total liability for all losses, damages and causes of action (in contract, tort (including without limitation, negligence) or otherwise) will not exceed the amount already paid by the customer for the products. Azoteq reserves the right to alter its products, to make corrections, deletions, modifications, enhancements, improvements and other changes to the content and information, its products, programs and services at any time or to move or discontinue any contents, products, programs or services without prior notification. For the most up-to-date information and binding Terms and Conditions please refer to www.azoteq.com.