# Intelligent Power Module (IPM) 600 V, 10 A NFAP1060L3TT The NFAP1060L3TT is a fully-integrated inverter power stage consisting of a high-voltage driver, six IGBT's and a thermistor, suitable for driving permanent magnet synchronous (PMSM) motors, brushless-DC (BLDC) motors and AC asynchronous motors. The IGBT's are configured in a 3-phase bridge with separate emitter connections for the lower legs for maximum flexibility in the choice of control algorithm. The power stage has a full range of protection functions including cross-conduction protection, external shutdown and under-voltage lockout functions. An internal comparator and reference connected to the over-current protection circuit allows the designer to set the over-current protection level. #### **Features** - Three-phase 10 A/600 V IGBT Module with Integrated Drivers - Compact 44 mm x 20.9 mm Single In-line Package - Built-in Under Voltage Protection - Cross-conduction Protection - ITRIP Input to Shut Down All IGBTs - Integrated Bootstrap Diodes and Resistors - Thermistor for Substrate Temperature Measurement - UL1557 Certification (File number: E339285) #### **Typical Applications** - Industrial Drives - Industrial Pumps - Industrial Fans - Industrial Automation Figure 1. Functional Diagram SIP29 CASE 127FB #### **MARKING DIAGRAM** NFAP1060L3TT = Specific Device Code ZZZ = Assembly Lot Code A = Assembly Location T = Test Location Y = Year WW = Work Week Device marking is on package top side #### **ORDERING INFORMATION** | Device | Device Package | | |--------------|--------------------|-----------| | NFAP1060L3TT | SIP29<br>(Pb-Free) | 120 / Box | Figure 2. Application Schematic Figure 3. Simplified Block Diagram **Table 1. PIN FUNCTION DESCRIPTION** | Pin | Name | Description | |-----|----------|-------------------------------------------------------------------------| | 1 | VB(W) | High-Side Bias Voltage for W phase IGBT Driving | | 2 | VS(W), W | High-Side Bias Voltage GND for W phase IGBT Driving, Output for W Phase | | 5 | VB(V) | High-Side Bias Voltage for V phase IGBT Driving | | 6 | VS(V), V | High-Side Bias Voltage GND for V phase IGBT Driving, Output for V Phase | | 9 | VB(U) | High-Side Bias Voltage for U phase IGBT Driving | | 10 | VS(U), U | High-Side Bias Voltage GND for U phase IGBT Driving, Output for U Phase | | 13 | Р | Positive DC-Link Input | | 16 | ITRIP | Input for Over Current Protection | | 17 | NU | Negative DC-Link Input for U Phase | | 18 | FLTEN | Fault Output, Enable Input | | 19 | NV | Negative DC-Link Input for V Phase | | 20 | HIN(U) | Signal Input for High-Side U Phase | | 21 | NW | Negative DC-Link Input for W Phase | | 22 | HIN(V) | Signal Input for High-Side V Phase | | 23 | HIN(W) | Signal Input for High-Side W Phase | | 24 | LIN(U) | Signal Input for Low-Side U Phase | | 25 | LIN(V) | Signal Input for Low-Side V Phase | | 26 | LIN(W) | Signal Input for Low-Side W Phase | | 27 | TH | Series Resister for Thermistor (Temperature Detection) | | 28 | VDD | Low-Side Bias Voltage for IC and IGBTs Driving | | 29 | VSS | Low-Side Common Supply Ground | NOTE: Pins 3, 4, 7, 8, 11, 12, 14 and 15 are not present Table 2. ABSOLUTE MAXIMUM RATINGS at Tc = 25°C (Note 1) | Parameter | Symbol | Conditions | Rating | Unit | |------------------------------------|--------|----------------------------------------------------|---------------------------------------|------| | Supply Voltage | VPN | P-NU,NV,NW, VPN (surge) < 500 V (Note 2) | 450 | V | | Collector – Emitter Voltage | Vces | P-U,V,W; U-NU; V-NV; W-NW | 600 | V | | Each IGBT Collector Current | ±lc | P,U,V,W,NU,NV,NW terminal current | ±10 | Α | | Each IGBT Collector Current (Peak) | ±lcp | Tc = 25°C, Under 1ms Pulse Width | 20 | Α | | Corrector Dissipation | Pc | Tc = 25°C, Per One Chip | 19 | W | | High-Side Control Bias voltage | VBS | VB(U)-VS(U), VB(V)-VS(V), VB(W)-VS(W) (Note 3) | -0.3 to +20.0 | V | | Control Supply Voltage | VDD | VDD-VSS | -0.3 to +20.0 | V | | Input Signal Voltage | VIN | HIN(U), HIN(V), HIN(W), LIN(U), LIN(V), LIN(W)-VSS | –0.3 to V <sub>DD</sub> | V | | FLTEN Terminal Voltage | VFLTEN | FLTEN-VSS | $-0.3$ to $V_{\mbox{\scriptsize DD}}$ | V | | Current Sensing Input Voltage | VITRIP | ITRIP-VSS | -0.3 to +7.0 | V | | Operating Junction Temperature | Tj | | 150 | °C | | Storage Temperature | Tstg | | -40 to +125 | °C | | Module Case Operation Temperature | Tc | | -40 to +125 | °C | | Tightening Torque | MT | Case mounting screws | 0.9 | Nm | | Isolation Voltage | Viso | 50 Hz sine wave AC 1 minute (Note 4) | 2000 | Vrms | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. 1. Refer to ELECTRICAL CHARACTERISTICS, RECOMMENDED OPERATING RANGES and/or APPLICATION INFORMATION for Safe - 2. This surge voltage developed by the switching operation due to the wiring inductance between P and NU, NV, NW terminal. 3. VBS = VB(U)-VS(U), VB(V)-VS(V), VB(W)-VS(W) - 4. Test conditions: AC2500V, 1 s Operating parameters. **Table 3. RECOMMENDED OPERATING RANGES** | Parameter | Symbol | Conditions | Min | Тур | Max | Unit | |--------------------------------|----------|------------------------------------------|------|-----|------|------| | Supply voltage | VPN | P-NU,NV,NW | 0 | 280 | 450 | V | | High-Side Control Bias voltage | VBS | VB(U)-VS(U), VB(V)-VS(V),<br>VB(W)-VS(W) | 13.0 | 15 | 17.5 | V | | Control Supply Voltage | VDD | VDD-VSS | 14.0 | 15 | 16.5 | V | | ON-state Input Voltage | VIN(ON) | HIN(U), HIN(V), HIN(W), LIN(U), | 3.0 | - | 5.0 | V | | OFF-state Input Voltage | VIN(OFF) | LIN(V), LIN(W)-VSS | 0 | - | 0.3 | V | | PWM Frequency | fPWM | | 1 | - | 20 | kHz | | Dead Time | DT | Turn-off to Turn-on (external) | 0.5 | - | - | μs | | Allowable Input Pulse Width | PWIN | ON and OFF | 1 | - | - | μs | | Tightening Torque | | 'M3' type screw | 0.6 | - | 0.9 | Nm | Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability. Table 4. ELECTRICAL CHARACTERISTICS at Tc = 25°C, V<sub>BIAS</sub> (VBS, VDD) = 15 V unless otherwise noted. | Parameter | Test Conditions | Symbol | Min | Тур | Max | Unit | |-----------------------------------------|-----------------------------------------------------|-----------|------|------|------|------| | POWER OUTPUT SECTION | | | | | | | | Collector-Emitter Leakage Current | Vce = 600 V | Ices | - | - | 1 | mA | | Bootstrap Diode Reverse Current | VR(DB) = 600 V | IR(DB) | - | - | 1 | mA | | Collector-Emitter Saturation Voltage | VDD = VBS = 15 V, IN = 5 V, Ic = 10 A,<br>Tj = 25°C | VCE(sat) | - | 2.1 | 2.7 | V | | | VDD = VBS = 15 V, IN = 5 V, Ic = 5 A,<br>Tj = 100°C | | - | 1.8 | - | V | | FWDi Forward Voltage | IN = 0 V, Ic = −10 A, Tj = 25°C | VF | - | 2.2 | 2.8 | V | | | IN = 0 V, Ic = −5 A, Tj = 100°C | | - | 1.7 | _ | V | | Junction to Case Thermal Resistance | Inverter IGBT Part (per 1/6 Module) | Rth(j-c)Q | - | - | 6.3 | °C/W | | | Inverter FRD Part (per 1/6 Module) | Rth(j-c)F | - | - | 11.6 | °C/W | | DRIVER SECTION | | | | | | | | Quiescent VBS Supply Current | VBS = 15 V, HIN = 0 V, per driver | IQBS | - | 0.07 | 0.4 | mA | | Quiescent VDD Supply Current | VDD = 15 V, HIN = 0 V, VDD-VSS | IQDDL | - | 0.85 | 3.0 | mA | | ON Threshold voltage | HIN(U), HIN(V), HIN(W), LIN(U), | VIN(ON) | - | - | 2.5 | V | | OFF Threshold voltage | LIN(V), LIN(W)-VSS | VIN(OFF) | 0.8 | - | - | V | | Logic 1 Input Current | VIN = +3.3 V | IIN+ | - | 660 | _ | μΑ | | Logic 0 Input Current | VIN = 0 V | IIN- | - | - | 2 | μΑ | | FLTEN Terminal Sink Current | FAULT: ON / VFLTEN = 0.1 V | IoSD | - | 2 | _ | mA | | Fault-Output Pulse Width | FLTEN-VSS | tFOD | 20 | - | _ | μs | | Enable Threshold | FLTEN-VSS | VEN+ | - | - | 2.5 | V | | | | VEN- | 0.8 | - | _ | V | | Short Circuit Trip Level | ITRIP-VSS | VSC(ref) | 0.44 | 0.49 | 0.54 | V | | High-Side Control Bias Voltage Under- | Reset Level | UVBSR | 10.3 | 11.1 | 11.9 | V | | Voltage Protection | Detection Level | UVBSD | 10.1 | 10.9 | 11.7 | V | | Supply Voltage Under-Voltage Protection | Reset Level | UVDDR | 10.3 | 11.1 | 11.7 | V | | | Detection Level | UVDDD | 10.1 | 10.9 | 11.5 | V | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. #### **Table 5. ELECTRICAL CHARACTERISTICS** at Tc = $25^{\circ}$ C, $V_{BIAS}$ (VBS, VDD) = 15 V, VCC = 300 V, L = 3.0 mH unless otherwise noted. | Parameter | Test Conditions | Symbol | Min | Тур | Max | Unit | |-----------------------------------|-------------------------------------|------------------|-------------|-----|-----|------| | SWITCHING CHARACTER | | • | • | • | • | • | | Switching Time | IC = 10 A, Tj = 25°C | t <sub>ON</sub> | - | 0.5 | 1.0 | μs | | | | t <sub>OFF</sub> | - | 0.5 | 1.0 | μs | | Turn-on Switching Loss | IC = 5 A, Tj = 25°C | E <sub>ON</sub> | - | 114 | - | μЈ | | Turn-off Switching Loss | | E <sub>OFF</sub> | - | 65 | - | μJ | | Total Switching Loss | | E <sub>TOT</sub> | - | 179 | - | μJ | | Turn-on Switching Loss | IC = 5 A, Tj = 100°C | E <sub>ON</sub> | - | 136 | - | μJ | | Turn-off Switching Loss | | E <sub>OFF</sub> | - | 75 | - | μJ | | Total Switching Loss | | E <sub>TOT</sub> | - | 211 | - | μJ | | Diode Reverse Recovery Energy | IC = 5 A, Tj = 100°C | E <sub>REC</sub> | - | 27 | - | μJ | | Diode Reverse Recovery Time | | t <sub>RR</sub> | - | 174 | - | ns | | Reverse Bias Safe Operating Area | IC = 20 A, V <sub>CE</sub> = 450 V | RBSOA | Full Square | | | | | Short Circuit Safe Operating Area | V <sub>CE</sub> = 400 V, Tj = 100°C | SCSOA | 5 | _ | _ | μs | # TYPICAL CHARACTERISTICS INV SECTION Figure 4. $V_{CE}$ vs. $I_{C}$ for Different Temperatures ( $V_{DD}$ = 15 V) Figure 5. $V_F$ vs. $I_F$ for Different Temperatures Figure 6. $E_{ON}$ vs. $I_C$ for Different Temperatures Figure 7. $E_{OFF}$ vs. $I_C$ for Different Temperatures # TYPICAL CHARACTERISTICS INV SECTION Figure 8. Thermal Impedance Plot Figure 9. Turn-on Waveform Tj = 100°C, V<sub>CC</sub> = 300 V Figure 10. Turn-off Waveform Tj = 100°C, V<sub>CC</sub> = 300 V #### **APPLICATIONS INFORMATION** # Figure 11. Input / Output Timing Chart - 5. This section of the timing diagram shows the effect of cross-conduction prevention. - 6. This section of the timing diagram shows that when the voltage on VDD decreases sufficiently all gate output signals will go low, switching off all six IGBTs. When the voltage on VDD rises sufficiently, normal operation will resume. - This section shows that when the bootstrap voltage on VB(U) (VB(V), VB(W)) drops, the corresponding high side output U (V, W) is switched off. When the voltage on VB(U) (VB(V), VB(W)) rises sufficiently, normal operation will resume. This section shows that when the voltage on ITRIP exceeds the threshold, all IGBT's are turned off. Normal operation resumes later after - This section shows that when the voltage on ITRIP exceeds the threshold, all IGBT's are turned off. Normal operation resumes later after the over-current condition is removed. Table 6. INPUT / OUTPUT LOGIC TABLE | | INPUT | | OUTPUT | | | | | | |-----|-------|-------|----------------|---------------|----------------|-------|--|--| | HIN | LIN | ITRIP | High side IGBT | Low side IGBT | U,V,W | FAULT | | | | Н | L | L | ON | OFF | Р | OFF | | | | L | Н | L | OFF | ON | NU, NV, NW | OFF | | | | L | L | L | OFF | OFF | High Impedance | OFF | | | | Н | Н | L | OFF | OFF | High Impedance | OFF | | | | Х | Х | Н | OFF | OFF | High Impedance | ON | | | **Table 7. THERMISTOR CHARACTERISTICS** | Parameter | Symbol | Condition | Min | Тур | Max | Unit | |-------------------------|------------------|-----------|-------|------|-------|------| | Resistance | R <sub>25</sub> | Tth=25°C | 45.59 | 47 | 48.41 | kΩ | | | R <sub>125</sub> | Tth=125°C | 1.34 | 1.45 | 1.59 | kΩ | | B-Constant (25 to 50°C) | В | | 3953 | 4021 | 4033 | K | | Temperature Range | | | -40 | | +125 | °C | Thermistor temperature(Tth) - Thermistor resistance(RTH) Figure 12. Thermistor Resistance vs. Thermistor Temperature Figure 13. Thermistor Voltage vs. Thermistor Temperature Conditions: RTH = 4.7 $k\Omega$ , pull-up voltage 5.0 V (see Figure 12) # **FLTEN Pin** The FLTEN pin is connected to an open–drain FAULT output and an ENABLE input, it is required a pull–up resistor. If the pull–up voltage is 5 V, use a pull–up resistor with a value of 6.8 k $\Omega$ or higher. If the pull–up voltage is 15 V, use a pull–up resistor with a value of 20 k $\Omega$ or higher. The pulled up voltage in normal operation for the FLTEN pin should be above 2.5 V, noting that it is connected to an internal ENABLE input. The FAULT output is triggered if there is a VDD under–voltage or an overcurrent condition. Driving the FLTEN terminal pin is used to enable or shut down the built—in driver. If the voltage on the FLTEN pin rises above the positive going ENABLE threshold, the output drivers are enabled. If the voltage on the FLTEN pin falls below the negative going ENABLE threshold, the drivers are disabled. #### **Under-voltage Protection** If VDD goes below the VDD supply under-voltage lockout falling threshold, the FAULT output is switched on. The FAULT output stays on until VDD rises above the VDD supply under-voltage lockout rising threshold. After VDD has risen above the threshold to enable normal operation, the driver waits to receive an input signal on the LIN input before enabling the driver for the HIN signal. The hysteresis is approximately 200 mV. #### **Overcurrent Protection** An over-current condition is detected if the voltage on the ITRIP pin is larger than the reference voltage. There is a blanking time of typically 350 ns to improve noise immunity. After a shutdown propagation delay of typically 0.9 $\mu$ s, the FAULT output is switched on. The FAULT output is held on for 20 $\mu$ s (minimum). The over–current protection threshold should be set to be equal or lower to 2 times the module rated current (Io). An additional fuse is recommended to protect against system level or abnormal over-current fault conditions. #### Capacitors on High Voltage and VDD Supplies Both the high voltage and VDD supplies require an electrolytic capacitor and an additional high frequency capacitor. The recommended value of the high frequency capacitor is between 100 nF and 10 $\mu$ F. #### Minimum Input Pulse Width When input pulse width is less than 1 µs, an output may not react to the pulse. (Both ON signal and OFF signal) #### **Calculation of Bootstrap Capacitor Value** The bootstrap capacitor value CB is calculated using the following approach. The following parameters influence the choice of bootstrap capacitor: - VBS: Bootstrap power supply. 15 V is recommended. - QG: Total gate charge of IGBT at VBS = 15 V. 17 nC - UVLO: Falling threshold for UVLO. Specified as 12 V. - IDMAX: High-side drive power dissipation. - Specified as 0.4 mA - TONMAX: Maximum ON pulse width of high side IGBT. #### **Capacitance Calculation Formula:** CB = (QG + IDMAX \* TONMAX)/(VBS - UVLO) The relationship between TONMAX and CB becomes as follows. CB is recommended to be approximately 3 times the value calculated above. The recommended value of CB is in the range of 1 to 47 $\mu$ F, however, the value needs to be verified prior to production. When not using the bootstrap circuit, each high side driver power supply requires an external independent power supply. Figure 14. Bootstrap Capacitance vs. Tonmax # **TEST CIRCUITS** # Ices, IR(DB) | | U+ | V+ | W+ | U- | V- | W- | |---|----|----|----|----|----|----| | Α | 13 | 13 | 13 | 10 | 6 | 2 | | В | 10 | 6 | 2 | 17 | 19 | 21 | U+,V+,W+ : High side phase U-,V-,W- : Low side phase | | U(DB) | V(DB) | W(DB) | |---|-------|-------|-------| | Α | 9 | 5 | 1 | | В | 29 | 29 | 29 | Figure 15. Test Circuit for I<sub>CE</sub> # VCE(sat) (Test by pulse) | | U+ | V+ | W+ | U- | V- | W- | |---|----|----|----|----|----|----| | Α | 13 | 13 | 13 | 10 | 6 | 2 | | В | 10 | 6 | 2 | 17 | 19 | 21 | | С | 20 | 22 | 23 | 24 | 25 | 26 | Figure 16. Test Circuit for V<sub>CE(SAT)</sub> # VF (Test by pulse) | | U+ | V+ | W+ | U- | V- | W- | |---|----|----|----|----|----|----| | Α | 13 | 13 | 13 | 10 | 6 | 2 | | В | 10 | 6 | 2 | 17 | 19 | 21 | | | U(DB) | V(DB) | W(DB) | |---|-------|-------|-------| | Α | 9 | 5 | 1 | | В | 28 | 28 | 28 | Figure 17. Test Circuit for $V_{\text{F}}$ #### IQBS, IQDDL | | VBS U+ | VBS V+ | VBS W+ | V <sub>DD</sub> | |---|--------|--------|--------|-----------------| | Α | 9 | 5 | 1 | 28 | | В | 10 | 6 | 2 | 29 | Figure 18. Test Circuit for ID # SWITCHING TIME (The circuit is a representative example of the lower side U phase.) | | U+ | V+ | W+ | U- | V- | W- | |---|----|----|----|----|----|----| | А | 13 | 13 | 13 | 13 | 13 | 13 | | В | 17 | 19 | 21 | 17 | 19 | 21 | | С | 10 | 6 | 2 | 13 | 13 | 13 | | D | 17 | 19 | 21 | 10 | 6 | 2 | | E | 20 | 22 | 23 | 24 | 25 | 26 | Figure 19. Test Circuit for Switching Time #### SIP29 44.00x20.90x5.50, 1.27P CASE 127FB **ISSUE B** **DATE 08 AUG 2023** ### NOTES: - DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1. - CONTROLLING DIMENSIONS: MILLIMETERS - DIMENSION 6 AND c APPLY TO THE PLATED LEADS AND ARE MEASURED BETWEEN 1.00 AND 2.00 FROM THE LEAD TIP. - POSITION OF THE LEAD IS DETERMINED AT THE ROOT OF THE LEAD WHERE IT EXITS THE PACKAGE BODY. - PIN 1 IDENTIFICATION IS A MIRRORED SURFACE INDENT. - MISSING PINS ARE 3, 4, 7, 8, 11, 12, 14 AND 15. L1 IS THE STRAIGHT PORTION OF THE LEAD AFTER THE BEND. - FP-1 | | MILLIMETERS | | | | | |-----|-------------|-------|-------|--|--| | DIM | MIN. | N□M. | MAX. | | | | Α | 5.30 | 5.50 | 5.70 | | | | A1 | 3.00 | 3.20 | 3,40 | | | | A2 | 4.50 | 5.00 | 5.50 | | | | b | 0.55 | 0.60 | 0.80 | | | | C | 0.45 | 0.50 | 0.70 | | | | D | 43.50 | 44.00 | 44.50 | | | | D1 | 40.50 | 41.00 | 41.50 | | | | Ε | 20.40 | 20.90 | 21.40 | | | | E1 | 12.75 | 13.25 | 13.75 | | | | е | 1.27 BSC | | | | | | F | 3.10 | 3.60 | 4.10 | | | | L | 6.30 | 6.80 | 7.30 | | | | L1 | 3.23 | 3.73 | 4.23 | | | #### **GENERIC MARKING DIAGRAM\*** XXXXXXXXXXXXXXXX **ZZZATYWW** XXXX = Specific Device Code ZZZ = Assembly Lot Code ΑT = Assembly & Test Location = Year ww = Work Week \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "=", may or may not be present. Some products may not follow the Generic Marking. | DOCUMENT NUMBER: | 98AON01721H | Electronic versions are uncontrolled except when accessed directly from the Document Repositor Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | |------------------|-------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--| | DESCRIPTION: | SIP29 44.00x20.90x5.50, 1.27P | | PAGE 1 OF 1 | | onsemi and ONSEMI. are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others. onsemi, Onsemi, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA class 3 medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase #### ADDITIONAL INFORMATION **TECHNICAL PUBLICATIONS:** $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ onsemi Website: www.onsemi.com ONLINE SUPPORT: www.onsemi.com/support For additional information, please contact your local Sales Representative at www.onsemi.com/support/sales